



# MSM7627 Chipset Training

### Baseband Topics

#### Qualcomm Confidential and Proprietary

Restricted Distribution. Not to be distributed to anyone who is not an employee of either Qualcomm or a subsidiary of Qualcomm without the express approval of Qualcomm's Configuration Management.

Not to be used, copied, reproduced in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm.

QUALCOMM is a registered trademark of QUALCOMM Incorporated in the United States and may be registered in other countries. Other product and brand names may be trademarks or registered trademarks of their respective owners. CDMA2000 is a registered certification mark of the Telecommunications Industry Association, used under license. ARM is a registered trademark of ARM Limited. QDSP is a registered trademark of QUALCOMM Incorporated in the United States and other countries.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

QUALCOMM Incorporated 5775 Morehouse Drive San Diego, CA 92121-1714 ILS A

Copyright © 2009 QUALCOMM Incorporated All rights reserved.

## Terms and Conditions of Usage

This document may contain information regarding parts and products whose manufacture, use, sale, offer for sale, or importation into the United States is subject to restrictions under one or more U.S. injunctions against QUALCOMM Incorporated. This document is not to be construed as an offer to sell such parts or products for use or importation into the U.S. This document is intended solely to provide technical information regarding technical recommendations and/or requirements regarding uses and configurations of those parts or products inside and outside the United States that are permitted by such injunctions. Recipient's download and/or use of the information in this document constitutes agreement with these terms.

# **Revision History**

| Revision | Date       | Description     |
|----------|------------|-----------------|
| A        | April 2009 | Initial release |



# Agenda (1 of 2)

- Feature comparison
  - Chipset comparison for MSM7600™, MSM7625™, and MSM7627™ IC
  - Overview of engineering samples
- System architecture
- Design considerations
  - Voltage requirements
  - Power
  - Clocks
  - Boot options/security
  - Pin map
  - GPIO

# Agenda (2 of 2)

- RF analog interface
  - GRFC
  - RF dedicated interface
  - PMIC interface
- MSM7627 device interface
  - EBI1
  - EBI2
  - MDDI
  - Parallel camera interface
  - Transport stream interface/UBM
  - LCD controller (RGB888)
  - HKADC/touchscreen
  - USB/USB-UICC/USIM/UART/SDIO/I2C/Keypad
  - BT
  - Audio
  - JTAG/ETM
- MSM7627 heat dissipation modeling
- Reference Documents



# MSM7627 Device Overview

# MSM7627 Chipset Comparison (1 of 3)

| Features              | MSM7600                                                                                                                                        | MSM7625                                                                                                                                            | MSM7627                                                                                                                                            |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Process<br>technology | 65 nm CMOS (15 × 15 × 1.4 mm)<br>543 CSP                                                                                                       | 65 nm CMOS (11 × 11 × 1.05 mm)<br>456 NSP                                                                                                          | 65 nm CMOS (12 × 12 × 1.05 mm)<br>560 NSP                                                                                                          |  |
| Processor             | ARM1136-J™ 528 MHz/528 MHz* (apps)<br>ARM926EJ-S™ 320 MHz/256 MHz* (modem)<br>QDSP5000® 320 MHz/256 MHz* (apps)<br>QDSP4000 122.88 MHz (modem) | ARM1136-J 528 MHz/528 MHz* (apps)<br>ARM926EJ-S 320 MHz/256 MHz* (modem)<br>QDSP5000 256 MHz (apps)<br>QDSP4000 122.88 MHz (modem)                 | ARM1136JF-S 600 MHz (apps) ARM926EJ-S 400 MHz (modem) QDSP5000 320 MHz (apps) QDSP4000 122.88 MHz (modem)                                          |  |
| Modem                 | IS-2000 CDMA 1X, IS-856 1xEV-DO Rev. A, WCDMA, GSM, GPRS, EDGE, DTM, HSDPA 7.2 Mbps, HSUPA 5.76 Mbps, Concurrency 7.2 Mbps DL + 2 Mbps UL      | IS-2000 CDMA 1X, IS-856 1xEV-DO Rev. A,<br>WCDMA, GSM, GPRS, EDGE, DTM, HSDPA<br>7.2 Mbps, HSUPA 5.76 Mbps, Concurrency 7.2<br>Mbps DL + 2 Mbps UL | IS-2000 CDMA 1X, IS-856 1xEV-DO Rev. A,<br>WCDMA, GSM, GPRS, EDGE, DTM, HSDPA 7.2<br>Mbps, HSUPA 5.76 Mbps, Concurrency 7.2 Mbps DL<br>+ 2 Mbps UL |  |
| Rx enhancements       | Equalizer, Rx diversity, SAIC                                                                                                                  | Equalizer, Rx diversity, SAIC Equalizer, Rx diversity, SAIC                                                                                        |                                                                                                                                                    |  |
| LCD support           | 16-bit/18-bit/24-bit (EBI2)<br>16-bit/18-bit/24-bit (MDDI)                                                                                     | 16-bit/18-bit/24-bit (EBI2)<br>16-bit/18-bit/24-bit (MDDI)<br>16-bit/18-bit/24-bit LCD (RGB) controller                                            | 16-bit/18-bit/24-bit (EBI2)<br>16-bit/18-bit/24-bit (MDDI)<br>16-bit/18-bit/24-bit LCD (RGB) controller                                            |  |
| MDDI support          | Yes (two hosts and one client)                                                                                                                 | Yes (one host)                                                                                                                                     | Yes (one host)                                                                                                                                     |  |
| Broadcast interface   | TSIF (DVB-H, ISDB-T, S-DMB)                                                                                                                    | TSIF (DVB-H, ISDB-T, S-DMB)                                                                                                                        | TSIF (DVB-H, ISDB-T, S-DMB)                                                                                                                        |  |
| Memory                | Stacked: 256 Mbit 166 MHz DDR-SDRAM External: 32-bit 166 MHz DDR-SDRAM 8-bit/16-bit NAND flash 16-bit DeMUX OneNAND™                           | Stacked: N/A<br>External:<br>32-bit 166 MHz DDR-SDRAM<br>8-bit/16-bit NAND flash<br>16-bit MUX OneNAND                                             | Stacked: N/A External: 32-bit 200 MHz DDR-SDRAM 8-bit/16-bit NAND flash 16-bit MUX OneNAND                                                         |  |
| UART                  | Four (two HS and two standard)                                                                                                                 | Four (two HS and two standard)                                                                                                                     | Four (two HS and two standard)                                                                                                                     |  |
| SDIO                  | Four                                                                                                                                           | Four                                                                                                                                               | Four                                                                                                                                               |  |

Red text indicates different features than the MSM7600 device Green text indicates different features than the MSM7625 device



80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

7

# MSM7627 Chipset Comparison (2 of 3)

| Features                             | MSM7600                                                              | MSM7625                                                            | MSM7627                                                                                                               |
|--------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Qcamera™ (viewfinder frame rate)     | 8 megapixel support<br>MDDI – 30 fps WVGA                            | 5 megapixel support<br>MDDI – 30 fps VGA<br>LCDC – 30 fps WQVGA    | 8 megapixel support<br>MDDI – 30 fps WVGA<br>LCDC – 30 fps WVGA                                                       |
| os                                   | ARM11: L4, Windows Mobile®, Linux®<br>ARM9™: L4                      | ARM11: L4, WinMob, Linux<br>ARM9: L4                               | ARM11: L4, WinMob, Linux<br>ARM9: L4                                                                                  |
| Qcamcorder™ (offline video encoding) | 30 fps WVGA                                                          | 24 fps QVGA                                                        | 30 fps WVGA                                                                                                           |
| Qtv™ (video decode)                  | 30 fps WVGA streaming<br>30 fps VGA offline                          | 15 fps WQVGA streaming<br>30 fps WQVGA offline                     | 15 fps VGA streaming<br>30 fps WVGA offline                                                                           |
| Qvideophone™<br>(video telephony)    | 15 fps QCIF                                                          | 15 fps QCIF                                                        | 15 fps QCIF                                                                                                           |
| Audio/video decoders                 | MP3, AAC, AAC+, EAAC+, ADPCM,<br>MPEG4, H263, H264, WMA v9, AMR-NB   | MP3, AAC, AAC+, EAAC+, ADPCM,<br>MPEG4, H263, H264, WMA v9, AMR-NB | MP3, AAC, AAC+, EAAC+, ADPCM,<br>MPEG4, H263, H264, WMA v9, AMR-NB                                                    |
| 2D/3D graphics acceleration          | Hardware acceleration - 2 M - 4 M triangles/sec - 133 megapixels/sec | Not available                                                      | Adreno™ 200<br>WVGA 27 M triangles/sec<br>133 megapixels/sec fill rate<br>Open GL®-ES 2.0/OpenVG 1.1/ SVG Tiny<br>1.2 |
| Simultaneous polyphonic tones        | 128 polyphony<br>Wavetable MIDI                                      | 128 polyphony<br>Wavetable MIDI                                    | 128 polyphony<br>Wavetable MIDI                                                                                       |
| Bluetooth®                           | BT 2.1 + EDR (BTS4025™ device)                                       | BT 2.1 + EDR (BTS4025 device)                                      | BT 2.1 + EDR (BTS4025 device)                                                                                         |

Red text indicates different features than the MSM7600 device Green text indicates different features than the MSM7625 device



# MSM7627 Chipset Comparison (3 of 3)

| Features                        | MSM7600                             | MSM7625                                | MSM7627                                |
|---------------------------------|-------------------------------------|----------------------------------------|----------------------------------------|
| USB                             | High-speed USB OTG (external PHY)   | High-speed USB OTG (built-in PHY)      | High-speed USB OTG (built-in PHY)      |
| GPS                             | Standalone and assisted             | Standalone and assisted                | Standalone and assisted                |
| USIM                            | Supports dual-voltage USIM via PMIC | Built-in support for dual-voltage USIM | Built-in support for dual-voltage USIM |
| UICC                            | One UICC                            | One UICC                               | One UICC                               |
| Digital rights management (DRM) | OMA DRM v2.0                        | OMA DRM v2.0                           | OMA DRM v2.0                           |

Red text indicates different features than the MSM7600 device Green text indicates different features than the MSM7625 device



# MSM7627 Functional Block Diagram



# System Architecture



# **Engineering Sample**

- Engineering sample (February 2009)
  - HS-USB leakage
  - Limitation of EBI2\_CS3\_N configuration as GPIO
  - Limitation while configuring GPIOs for LCDC mode
  - Audio distortion when VDD\_USBPHY (3.3 V) is not supplied

Refer to the *MSM7627 Mobile Station Modem Device Revision Guide* (80-VM151-4) for more information.

# MSM7627 Device Design Considerations





# Voltage Requirements

| Symbol             | Description                                                                                                                                                                               | Min               | Тур               | Max         | Units  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------|--------|
| VDD_C1             | Supply voltage for Mobile Station Modem (MSM™) digital core #1 (everything but ARM1136JF-S: High speed (AXI > 160 MHz) Normal operation (AXI s160 MHz) VDD minimization (retention state) | TBD<br>TBD<br>TBD | 1.35<br>1.25<br>– | TBD<br>TBD  | ٧      |
| VDD_C2             | Supply voltage for MSM digital core #2 (ARM1136JF-S)<br>High-speed (AXI > 160 MHz)<br>Normal operation (AXI ≤160 MHz)                                                                     | TBD<br>TBD        | 1.35<br>1.25      | TBD<br>TBD  | V      |
| VDD_A              | Supply voltage for internal analog core                                                                                                                                                   | 2.5               | 2.6               | 2.7         | V      |
| VDD_P1             | Supply voltage P1 for EBI1 and peripheral interfaces                                                                                                                                      | 1.7               | 1.8               | 1.9         | V      |
| VDD_P2             | Supply voltage P2 for EBI2 and peripheral interfaces                                                                                                                                      | 1.65<br>2.5       | 1.8<br>2.6        | 1.95<br>2.7 | V<br>V |
| VDD_P3             | Supply voltage P3 for peripheral interfaces                                                                                                                                               | 2.5               | 2.6               | 2.69        | V      |
| VDD_P4             | Supply voltage P4 for camera interface                                                                                                                                                    | 1.65<br>2.5       | 1.8<br>2.6        | 1.95<br>2.7 | V<br>V |
| VDD_P7             | Supply voltage P7 for internal reference                                                                                                                                                  | 2.5               | 2.6               | 2.7         | V      |
| VDD_P8             | Supply voltage P8 for LCDc interface                                                                                                                                                      | 1.65<br>2.5       | 1.8<br>2.6        | 1.95<br>2.7 | V<br>V |
| VDD_P9             | Supply voltage P9 for LCDc or EBI2 interface                                                                                                                                              | 1.65<br>2.5       | 1.8<br>2.6        | 1.95<br>2.7 | V<br>V |
| VDD_P10            | Supply voltage P10 for USIM/USB-UICC interface<br>Low voltage option<br>High voltage option                                                                                               | 1.65<br>2.70      | 1.80<br>2.85      | 1.95<br>3.0 | ٧      |
| VDD_MDDI           | Supply voltage for MDDI interface                                                                                                                                                         | 1.65              | 1.8               | 1.95        | V      |
| VDD_QFUSE_PROG     | Supply voltage for Qfuse programming                                                                                                                                                      | 2.8               | 2.9               | 3.0         | V      |
| VDD_USBPHY (2.6 V) | Supply voltage for USB (HS) PHY interface                                                                                                                                                 | 2.5               | 2.6               | 2.7         | V      |
| VDD_USBPHY (3.3 V) | Supply voltage for USB (HS) PHY interface                                                                                                                                                 | 3.0               | 3.3               | 3.6         | V      |

ONAL PROPERTY.

80-VM151-25 Rev. A April 2009

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

15

# MSM7627/PM7540 Power-Supply Connections



The current rating for inductors on VDD\_C1 and VDD\_C2 should be 1.35 A; the other inductors are not necessarily to have 1.35 A current

Although the average DC currents for VDD\_C1 and VDD\_C2 will be no more than 600 mA, peak currents could be much higher than that.

To be conservative, 1.35 A current rating inductors are recommended for now. More accurate values will be provided on base of measurements.

Refer to the MSM7627 Baseband Reference Schematic (80-VM151-41) for the recommended decoupling capacitor values and placements.



## Powerup/Powerdown Sequence (1 of 2)

- Powerup sequence (as controlled by the PM7540<sup>™</sup> device):
  - 1) VDD\_C1: all digital core circuit except ARM1136J-FS
  - 2) VDD C2\*: application processor
  - 3) VDD\_E: pad group EBI1 (EBI2\*\*/MDDI and camera)
  - 4) VDD\_P\*\*: pad group GPIO (2.6 V domain/EBI2)
  - 5) VDD\_A: pad group analog



## Powerup/Powerdown Sequence (2 of 2)

- Powerdown sequence (as controlled by the PM7540 device):
  - 1) VDD\_A: analog
  - 2) VDD\_P\*\*: pad group GPIO (2.6 V domain/EBI2)
  - 3) VDD\_E: pad group EBI1 (EBI2\*\*/MDDI and camera)
  - 4) VDD\_C2\*: application processor
  - 5) VDD\_C1: all digital core circuit except ARM1136J-FS
- \* The application processor (VDD\_C2) power supply is controlled by the modem master.
- \*\* The EBI2 can be powered by either a 1.8 V or 2.6 V power rail.

## **GPIO Powerup States**

- A specific powerup sequence is required for the MSM7627 IC.
- If the powerup sequence is not achieved, GPIO pads may power up in undefined states.
- Qualcomm power management ICs, such as the PM7540 IC, ensure the proper supply sequence and states.
- The initial GPIO state is maintained until programmed by software.





## Powerup Sequencing

- The use of the Qualcomm PM7540 power management IC ensures the correct powerup sequence.
- When using the MSM7627 IC with the PM7540 IC, GPIO[25] is configured as the PS\_HOLD signal by the software during boot up.
- After the voltage rails are brought up, PON\_RST\_N is deasserted by PM7540 IC, and then the MSM7627 IC asserts the PS\_HOLD signal.
  - This is done early in the boot process (PBL) to ensure that the PMIC does not turn the MSM device off.

# PS\_HOLD Assertion





## Clock

### The MSM7627 system uses two external clocks:

### • 19.2 MHz

- System clock
- RF clock
- HS-USBPHY clock
- Refer to the Voltage Controlled TCXO, 19.2 MHz Specifications (80-V2896-1) for more details on VCTCXO requirements in a phone design.

### • 32.768 kHz

- Sleep clock
- Refer to the PM7540 Power Management IC Device Specification (80-VD691-1) for complete specifications.

# Clock Source Generation (Multimode)



## Clock Source Generation (1x Only)



### **Secure Boot**

- A secure boot ensures that the MSM7627 IC boots from code which cannot be altered or hacked.
- A secure boot also enables the phone manufacturer and Qualcomm to ensure that their own code runs unchanged on the device.
- Hardware requirements for secure boot are as follows:
  - Boot ROM (primary boot loader)
    - A secure boot capability is provided through an on-chip ROM. The MSM7627 IC has a built-in 64 KB of on-chip boot ROM. This ROM contains the primary boot loader (PBL).
    - This boot ROM is programmed in silicon it CANNOT be changed for different configurations or for different uses by customers.
    - The PBL is mapped to address 0xFFFF0000.
  - Internal RAM (IRAM)
    - IRAM is a 4 KB-memory space used to load the basic configuration data.
  - Secondary boot loader (SBL)
    - · The SBL is an external flash memory device.
    - The SBL could be implemented as a NAND or a SD device (software not supported).
    - Since SBL is external to the MSM7627 device, SBL contents MUST be authenticated by PBL before execution.



## Configuring the MSM7627 Device in Secure Boot (1 of 2)

- There are two ways to ensure that the MSM7627 IC boots in secure boot:
  - External mode pin
  - On-chip Qfuses
- External mode pin (BOOT\_SCUR pin)
  - GPIO[95] is used for this purpose.
  - If this pin is enabled (high), it forces the secondary boot loader or any subsequent code to be authenticated for security.
  - This pin setting is valid only if the security-enabled Qfuse is NOT blown.

#### On-chip Qfuse

- One-time programmable fuse
- The FORCE TRUSTED BOOT Qfuse is used for the MSM7627 secure boot configuration.
- If this Qfuse is blown, it forces the SBL and any subsequent code to be authenticated for security.
- When the FORCE\_TRUSTED\_BOOT Qfuse is blown, the BOOT\_SCUR pin setting is meaningless, and the BOOT\_SCUR pin is available for use as GPIO[95].
- It needs to be blown by the customer if a secure boot is deemed mandatory.
- The Qfuse is blown through the software or JTAG.

# Configuring the MSM7627 Device in Secure Boot (2 of 2)

- QCT recommends connecting VDD\_QFUSE\_PRG to the PM7540 VREG\_AUX2
- VDD\_QFUSE\_PRG must be connected to GND if Qfuse programming is not being performed
- Do not leave VDD\_QFUSE\_PRG floating
- Refer to Application Note: MSM7xxx Qfuses and Security (80-V9038-15) for more information.





## **Boot Operation**

#### Cold boot

- Occurs at initial powerup
- Follows the PBL and SBL boot process flow from the previous slide

#### Warm boot

- A warm boot occurs when a device comes out of its shutdown (power-saving) mode.
- The PBL executes and determines the system is powering up from power-saving mode and executes the warm-boot loader.
- The system is reconfigured almost the same way as a cold boot, but the configuration comes from a small memory on the always-on domain.
- Once the memory controllers are configured, data in the RAM can be accessed. The SBL does not need to be reloaded from the flash.



## MSM7627 Package Design

- 12 × 12 mm, 0.4 mm pitch, 560 pin, NSP package
  - Package size enlarged because of graphic core integration
  - 104 NC pins to fill up the additional space while keeping 456 compatible with MSM7625
- No internal connection for pins on outer ring (104 NC pins)
  - Signals can route through these NC pins if necessary
- 24 pins moved for better power distribution for graphic core



MSM7627 Package with MSM7x25 Overlay

MSM7627 package MSM7625 package Updated Pins



## MSM7627 Pin Map





80-VM151-25 Rev. A April 2009

ualcomm Confidential and Proprietary

31

## General Purpose Input/Output

- The MSM7627 IC provides general purpose input/output (GPIO) pins which are software programmable.
- GPIO pads are assigned functions using AMSS software.
- Many pads can be assigned more than one function, depending on the application.
- GPIO pins can be configured as follows:
  - B: Bidirectional with CMOS input
  - DI/DO: Digital input/output (CMOS)
  - H: High-voltage tolerant; allows digital input voltages up to 3.0 V
  - W: Input pad provides wake-up interrupt during deep-sleep mode
  - nppdpukp: Programmable pull resistor
- Refer to the MSM7627 Mobile Station Modem Device Specification (80-VM151-1) for more information regarding GPIO pins and their functions.

### **GPIO Pad Structure**

#### Output configurations

- Normal GPIO output signal
- Alternate GPIO output signal
- Special GPIO signal

#### Input configuration

- Buffe
- Interrupt: the input signal's (interrupt source) level or edge, with selectable polarity, is used to generate an interrupt.

#### Pull configurations

- Keeper
- Pull up
- Pull down

#### Programmable drive strengths

- Most of the GPIO pin's output drive strength is programmable from 2 to 16 mA, in 2 mA increments.
- High voltage (3 V) GPIO pin's output drive strength is programmable from 2 to 8 mA, in 2 mA increments.
- SDCC CLK GPIO pin's output drive strength is non-linear 4 mA to 7 mA. Refer to the MSM7627 Mobile Station Modem Device Specification (80-VM151-1) for more information.



QUALCOMM'

80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

33

## Modem Power Manager

- The modem power manager (MPM) is a MSM7627 IC feature that reduces the leakage current in phone designs during sleep mode.
- When the MPM feature is used, only a select number of GPIO pins can turn on the MSM device from sleep.
  - 28 GPIO pins are capable of wake-up interrupt..
  - Other GPIO pins cannot be used as a wakeup-capable interrupt (only applicable if the MPM feature is enabled)
- During power-saving mode, all pins in the MSM device will be held by the keeper.
- Keepers provide < 30 μA per pad of drive strength capability on all MSM pads.</li>
- It is recommended to avoid using external pulls on the MSM device, which pull to the state opposite to that nominally found on the pin.
  - Excessive DC current will be drawn in such a condition.
- The noise coupling should also be kept ≤ 30 µA.



April 2009

LEU DE !

### MPM GPIO Pins

### The GPIO pins which can detect an interrupt during MPM shutdown include:

| GPIO pin  | Alt. function                                         |
|-----------|-------------------------------------------------------|
| GPIO[114] | LCDC_BLUE[6]                                          |
| GPIO[112] | UART3_RX<br>LCDC_GREEN[0]                             |
| GPIO[94]  |                                                       |
| GPIO[92]  | SDC3_DATA[1]                                          |
| GPIO[86]  | UART3_RX<br>UIM2_PWR_EN<br>TSIF_DATA                  |
| GPIO[83]  | PA_ON1                                                |
| GPIO[71]  | AUX_PCM_CLK<br>SDAC_CLK<br>GRFC[11]<br>PA_ON2         |
| GPIO[70]  | AUX_PCM_SYNC<br>SDAC_L_R_N<br>GRFC[12]<br>SYNC_TIMER1 |
| GPIO[66]  | SDC2_DATA[1]                                          |
| GPIO[53]  | SDC1_DATA[1]                                          |

| GPIO pin | Alt. function                                                   |
|----------|-----------------------------------------------------------------|
| GPIO[49] | UART2_CTS_N<br>UIM1_PWR_EN                                      |
| GPIO[45] | UART1_RX<br>UART1DM_RX<br>TSIF_DATA                             |
| GPIO[42] | KEYPAD[0]<br>ETM9_TRDATA0                                       |
| GPIO[41] | KEYPAD[1]<br>ETM_TRDATA[1]                                      |
| GPIO[40] | KEYPAD[2]<br>ETM_TRDATA[2]                                      |
| GPIO[39] | ETM_TRDATA[3]                                                   |
| GPIO[38] | KEYPAD[4]<br>ETM_TRDATA[4]                                      |
| GPI0[37] | KEYPAD[5]<br>ETM_TRDATA[5]                                      |
| GPIO[36] | KEYPAD[6]<br>ETM_TRDATA[6]                                      |
| GPIO[29] | SYNC_TIMER2<br>CAM_AFC0<br>ETM9_PIPESTAT[0]<br>ETM11_TRACEDATA0 |
| GPIO[28] | ASYNC_TIMER2B<br>CAM_AFC1<br>GP_MN<br>ETM_GPIO_IRQ              |

| GPIO pin | Alt. function                                                               |
|----------|-----------------------------------------------------------------------------|
| GPI0[27] | ASYNC_TIMER2A CAM_AFC2 GP_CLK ETM9_PIPESTAT1 ETM11_TRACECTL                 |
| GPIO[24] | PM_INT_N<br>ETM_GPIO2_CS_N                                                  |
| GPIO[21] | UART2DM_RX<br>SDC4_DATA[1]<br>SDC3_DATA[5]<br>ETM_KEYSENSE_IRQ              |
| GPIO[20] | UART2DM_CTS_N<br>SDC4_DATA[2]<br>SDC3_DATA[6]<br>ETM_TRDATA[14]             |
| GPI0[19] | UART1_RI<br>UART2DM_RFR_N<br>SDC4_DATA[3]<br>SDC3_DATA[7]<br>ETM_TRDATA[15] |
| GPIO[18] | CAM_SHTR<br>ASYNC_TIMER1B<br>ETM_PIPESTATB2                                 |
| GPIO[17] | CAM_FLASH<br>ASYNC_TIMER1A<br>ETM_PIPESTATB1                                |



80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFO

35

## Top-level Mode Multiplexer

- The top-level mode multiplexer (TLMM) provides a convenient mechanism for sharing multiple internal functions on the same set of GPIO pads.
- The mode assignment for each set of GPIOs is specified using a combination of input pin settings and softwareprogrammed register settings.
- The use of TLMM allows for higher-level instructions, resulting in faster and easier GPIO assignments.
  - Without TLMM, each GPIO pad would require individual programming.

## **TLMM Modes**

- TLMM provides three modes of software-controlled MUXing (or deMUXing) of the MSM7627 I/Os.
  - GPIO Group 1: Most GPIOs fall into this category ([132:107], [97:43], and [15:0]). These GPIOs are configured as inputs on powerup, and then set by software to the desired functionality.
  - GPIO Group 2: These are primarily GPIOs used in ETM modes (GPIO[42:16]).
  - Special Condition GPIO:
    - MPM: GPIO[106:104] are used by the modem power manager during a chip power collapse
    - ◆ EBI2: GPIO[103:98] falls into this category; these GPIO pads are used for EBI2 functions on power up.



## **TLMM Architecture**



1 SOLDER

## **GPIO** Configuration

- The MSM7627 IC GPIO pin functionality is controlled through the following registers:
  - GPIO OUT x: contains output values for enabled GPIO pins
  - GPIO OE x: output enabled for GPIO pins
  - GPIOx CFG: alternate functions, drive strength, pull configuration
    - GPIOx\_PAGE is used to select the GPIO pin to configure.
  - GPIO IN x: Contains the GPIO input value

**Note**: Refer to the *MSM7627 Mobile Station Modem Software Interface Manual* (80-VM151-2) for more information about GPIO registers.



## GPIO Programming (1 of 2)

### GPIO programming is performed by two files:

- TLMM.h: Configures GPIOs in the TLMM for use in certain modes of operation.
  - USIM, I<sup>2</sup>C, CAM IF, USB, BT
- Example code

#elif defined (TLMM\_UIM\_USB\_BT\_MODE)
#define TLMM\_USES\_RUIM2
#define TLMM\_USES\_BT
#define TLMM\_USES\_USB
#define TLMM\_USES\_MMC1

#### Function call

# GPIO Programming (2 of 2)

### GPIO programming is performed by two files (cont.):

- GPIO.h: This file lists all the declarations and functions necessary to support interaction with TLMM functions.
- Example code

```
GPIO_OUT_84 = GPIO_OUT(84,4),
GPIO_IN_84 = GPIO_IN (84,4,GPIO_PULL_DOWN),
UART3_DP_TX_DATA = GPIO_ALT(84,4,1,GPIO_PULL_DOWN),
UIM2_DATA = GPIO_ALT(84,4,2,GPIO_NO_PULL)
```



# GPIO Table (1 of 4)

| GPIO | MSM7627<br>functions         |  |
|------|------------------------------|--|
| 132  | SPI_SCLK                     |  |
| 131  | SPI_CS                       |  |
| 130  | LCDC_GREEN[5]                |  |
| 129  | LCDC_DEN<br>EBI2_ADR[23]     |  |
| 128  | LCDC_HSYNC<br>EBI2_ADR[22]   |  |
| 127  | LCDC_VSYNC<br>EBI2_ADR[21]   |  |
| 126  | LCDC_BLUE[0]<br>EBI2_ADR[20] |  |
| 125  | LCDC_BLUE[1]<br>EBI2_ADR[19] |  |
| 124  |                              |  |
| 123  | UART1_TX                     |  |
| 122  | UART1_RX                     |  |
| 121  | LCDC_GREEN[2]                |  |
| 120  | LCDC_GREEN[3]                |  |
| 119  | LCDC_GREEN[4]                |  |

Text highlighted in red indicates pins which are currently used on FFA.

Text highlighted in **bold** indicates pins which are different with FFA7625 default settings.

April 2009

| GPIO  | MSM7627<br>functions                       |
|-------|--------------------------------------------|
| 118   | LCDC_BLUE[2]                               |
| 117   | LCDC_BLUE[3]                               |
| 116   | LCDC_BLUE[4]                               |
| 115   | LCDC_BLUE[5]                               |
| 114   | LCDC_BLUE[6]                               |
| 113   | LCDC_BLUE[7]                               |
| 112   | LCDC_GREEN[0]<br>UART3_RX                  |
| 111   | UART3_TX<br>LCDC_GREEN[1]                  |
| 110   | PA_ON2                                     |
| 109   | SDC4_CLK                                   |
| 108   | SDC4_DATA[0]<br>UART2DM_TX<br>SDC3_DATA[4] |
| 107   | SDC4_CMD                                   |
| MPM_2 | PMIC_SSBI<br>MPM_GPIO[2]                   |
| MPM_1 | TCXO_EN<br>MPM_GPIO[1]                     |
| MPM_0 | PA_RANGE1<br>MPM_GPIO[0]<br>GP_PDM[0]      |
|       |                                            |

| GPIO | MSM7627<br>functions                          |
|------|-----------------------------------------------|
| 103  | AUX_TCK<br>EBI2_CS3_N<br><mark>SPI_SDI</mark> |
| 102  | AUX_TRST_N<br>EBI2_CS2_N<br>SPI_SDO           |
| 101  | AUX_RTCK<br>EBI2_RSVD                         |
| 100  | AUX_TDO<br>EBI2_ADV_N<br>LCDC_RED[7]          |
| 99   | AUX_TDI<br>EBI2_ADR[18]<br>LCDC_RED[6]        |
| 98   | AUX_TMS<br>EBI2_ADR[17]<br>LCDC_RED[5]        |
| 97   | MDP_VSYNC_P                                   |
| 96   | AUX_I2C_SDA                                   |
| 95   | BOOT_SCUR<br>AUX_I2C_SCL                      |
| 94   |                                               |
| 93   | SDC3_DATA[0]<br>AUDIO_CABLE_DET_N             |

DITALCOVVVV.

# GPIO Table (2 of 4)

| GPIO | MSM7627<br>functions                                |
|------|-----------------------------------------------------|
| 92   | SDC3_DATA[1]<br>MONO_STEREO_HS_N                    |
| 91   | SDC3_DATA[2]                                        |
| 90   | SDC3_DATA[3]                                        |
| 89   | SDC3_CMD<br>CAMIF_RESET                             |
| 88   | SDC3_CLK<br>LCD_DAC_RESET_N                         |
| 87   | UART3_TX<br>UIM2_DATA<br>USB_UICC_OE_N<br>TSIF_SYNC |
| 86   | UART3_RX<br>UIM2_PWR_EN<br>TSIF_DATA                |
| 85   | UART3_CTS_N<br>UIM2_RESET<br>USB_UICC_VM<br>TSIF_EN |
| 84   | UART3_RFR_N<br>UIM2_CLK<br>USB_UICC_VP<br>TSIF_CLK  |
| 83   | PA_ON1<br>BT_WAKEUP                                 |

| GPIO | MSM7627<br>functions                            |  |  |  |  |  |
|------|-------------------------------------------------|--|--|--|--|--|
| 82   | MDP_VSYNC_S                                     |  |  |  |  |  |
| 81   | GRFC[0] - EXT_GPS_LNA_EN                        |  |  |  |  |  |
| 80   | GRFC[1] - GSM_PA_EN ASYNC_TIMER1B ASYNC_TIMER2B |  |  |  |  |  |
| 79   | GRFC[2] - GSM_PA_BAND                           |  |  |  |  |  |
| 78   | GRFC[3]                                         |  |  |  |  |  |
| 77   | GRFC[4]<br>ASYNC_TIMER1A<br>ASYNC_TIMER2A       |  |  |  |  |  |
| 76   | GRFC[5]<br>SYNC_TIMER1<br>SYNC_TIMER2           |  |  |  |  |  |
| 75   | GRFC[6] - ANT_SEL0                              |  |  |  |  |  |
| 74   | GRFC[7] - ANT_SEL1                              |  |  |  |  |  |
| 73   | GRFC[8] - ANT_SEL2                              |  |  |  |  |  |
| 72   | GRFC[9] - ANT_SEL3                              |  |  |  |  |  |
| 71   | GRFC[11] PA_ON2 AUX_PCM_SYNC SDAC_CLK           |  |  |  |  |  |
| 70   | GRFC[12] AUX_PCM_SYNC SDAC_L_R_N SYNC_TIMER1    |  |  |  |  |  |

| GPIO | MSM7627<br>functions                       |
|------|--------------------------------------------|
| 69   | GRFC[13] AUX_PCM_DIN SDAC_MCLK TSIF_NULL   |
| 68   | GRFC[14] AUX_PCM_DOUT SDAC_DOUT TSIF_ERROR |
| 67   | SDC2_DATA[0]                               |
| 66   | SDC2_DATA[1]                               |
| 65   | SDC2_DATA[2]                               |
| 64   | SDC2_DATA[3]                               |
| 63   | SDC2_CMD                                   |
| 62   | SDC2_CLK                                   |
| 61   | I2C_SDA                                    |
| 60   | I2C_SCL                                    |
| 59   | SSBI_2*                                    |
| 58   | SSBI_1*                                    |
| 57   | SSBI_0*                                    |
| 56   | SDC1_CLK                                   |
| 55   | SDC1_CMD                                   |
| 54   | SDC1_DATA[0]                               |

For detailed SSBI configuration for RTR6500/RTR6285, refer to MSM7627 Baseband Reference Schematic (80-VM151-41)



80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

43

# GPIO Table (3 of 4)

| GPIO | MSM7627<br>functions                     |
|------|------------------------------------------|
| 53   | SDC1_DATA[1]                             |
| 52   | SDC1_DATA[2]                             |
| 51   | SDC1_DATA[3]                             |
| 50   | UART2_TX*<br>UIM1_DATA                   |
| 49   | UART2_CTS_N* UIM1_PWR_EN SDC1_CARD_DET   |
| 48   | UART2_RX<br>UIM1_RESET                   |
| 47   | UART2_RFR_N<br>UIM1_CLK                  |
| 46   | UART1_TX UART1DM_TX TSIF_SYNC            |
| 45   | UART1_RX<br>UART1DM_RX<br>TSIF_DATA      |
| 44   | UART1_CTS_N<br>UART1DM_CTS_N<br>TSIF_EN  |
| 43   | UART1_RFR_N<br>UART1DM_RFR_N<br>TSIF_CLK |

| MSM7627<br>functions                        |
|---------------------------------------------|
| KEYPAD[0]<br>ETM9_TRDATA[0]<br>MSM_WAKES_BT |
| KEYPAD[1]<br>ETM_TRDATA[1]                  |
| KEYPAD[2]<br>ETM_TRDATA[2]                  |
| KEYPAD[3]<br>ETM_TRDATA[3]                  |
| KEYPAD[4]<br>ETM_TRDATA[4]                  |
| KEYPAD[5]<br>ETM_TRDATA[5]                  |
| KEYPAD[6]<br>ETM_TRDATA[6]                  |
| KEYPAD[7]<br>ETM_TRDATA[7]                  |
| KEYPAD[8]<br>ETM_TRDATA[8]                  |
| KEYPAD[9]<br>ETM_TRDATA[9]                  |
| KEYPAD[10]<br>ETM_TRDATA[10]                |
| KEYPAD[11]<br>ETM9_TRSYNC                   |
|                                             |

| GPIO | MSM7627<br>functions                                           |  |  |  |  |  |
|------|----------------------------------------------------------------|--|--|--|--|--|
| 30   | SYNC_TIMER1<br>ETM_TRACECLK<br>DRX_MODE_SELECT_A               |  |  |  |  |  |
| 29   | ETM9_PIPESTAT[0]<br>ETM11_TRDATA0<br>SYNC_TIMER2<br>CAM_AFC0   |  |  |  |  |  |
| 28   | GP_MN<br>ETM_GPIO_IRQ<br>ASYNC_TIMER2B<br>CAM_AFC1             |  |  |  |  |  |
| 27   | GP_CLK ETM9_PIPESTAT[1] ETM11_TRACECTL ASYNC_TIMER2A CAM_AFC2  |  |  |  |  |  |
| 26   | ETM_PIPESTAT[2]                                                |  |  |  |  |  |
| 25   | PS_HOLD<br>ETM_TRDATA[11]                                      |  |  |  |  |  |
| 24   | PM_INT_N<br>ETM_GPIO2_CS_N                                     |  |  |  |  |  |
| 23   | ETM_TRDATA[12]<br>DRX_MODE_SELECT_B                            |  |  |  |  |  |
| 22   | PA_ON1<br>ETM_TRDATA[13]                                       |  |  |  |  |  |
| 21   | UARTZDM_RX<br>SDC4_DATA[1]<br>SDC3_DATA[5]<br>ETM_KEYSENSE_IRQ |  |  |  |  |  |

UART2\_TX and UART2\_CTS\_N have been switched on GPIO49 and GPIO50 compared with MSM7625 for enabling emergency download.



# GPIO Table (4 of 4)

| GPIO | MSM7627<br>functions                                                        |  |  |  |
|------|-----------------------------------------------------------------------------|--|--|--|
| 20   | UART2DM_CTS_N<br>SDC4_DATA[2]<br>SDC3_DATA[6]<br>ETM_TRDATA[14]             |  |  |  |
| 19   | UART1_RI<br>UARTZDM_RFR_N<br>SDC4_DATA[3]<br>SDC3_DATA[7]<br>ETM_TRDATA[15] |  |  |  |
| 18   | CAM_SHTR<br>ASYNC_TIMER1B<br>ETM_PIPESTATB2                                 |  |  |  |
| 17   | CAM_FLASH<br>ASYNC_TIMER1A<br>ETM_PIPESTATB1                                |  |  |  |
| 16   | WDOG_STB<br>MDP_VSYNC_E<br>ETM_PIPESTATB0                                   |  |  |  |
| 15   | CAMIF_MCLK                                                                  |  |  |  |
| 14   | CAMIF_VSYNC_IN                                                              |  |  |  |
| 13   | CAMIF_HSYNC_IN                                                              |  |  |  |
| 12   | CAMIF_PCLK                                                                  |  |  |  |
| 11   | CAMIF_DATA11                                                                |  |  |  |
| 10   | CAMIF_DATA10                                                                |  |  |  |
| 9    | CAMIF_DATA9                                                                 |  |  |  |

| GPIO | MSM7627<br>functions |
|------|----------------------|
| 8    | CAMIF_DATA8          |
| 7    | CAMIF_DATA7          |
| 6    | CAMIF_DATA6          |
| 5    | CAMIF_DATA5          |
| 4    | CAMIF_DATA4          |
| 3    | CAMIF_DATA3          |
| 2    | CAMIF_DATA2          |
| 1    | CAMIF_DATA1          |
| 0    | CAMIF_DATA0          |
|      |                      |



80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

45

# **GPIO Mux Table**

|       | GPIOs                  | Rail | Voltage(s) | FFA default            | Alternate 1       | Alternate 2 | Comments                     |
|-------|------------------------|------|------------|------------------------|-------------------|-------------|------------------------------|
|       | GPIO [87:86]           | P10  | 2.85V/1.8V |                        | UART3             | UIM2        |                              |
|       | GPIO [85:84]           | P10  | 2.85V/1.8V | UICC-USB               | UAINIS            | Oliviz      |                              |
|       | GPIO [50:47]           | P10  | 2.85V/1.8V | UIM1                   | UART2             |             | SIM card                     |
|       | GPIO [131]             | P8   | 2.6V/1.8V  |                        | MISC              |             | Miscellaneous interfaces     |
|       | GPIO [132]             | P9   | 2.6V/1.8V  |                        | WIICO             |             | Wild deliane dus interiades  |
|       | GPIO [121:111]         | P8   | 2.6V/1.8V  |                        |                   |             | LCDC (RGB)                   |
|       | GPIO [130]             | P9   | 2.6V/1.8V  | LCDC                   |                   |             | ` ′                          |
|       | GPIO [129:125]         | P9   | 2.6V/1.8V  | LODO                   |                   |             | LCDC (RGB) or EBI2           |
|       | GPIO [100:98]          | P2   | 1.8V       |                        | EBI2 (addr)       |             | LCDC (RGB) or EBI2           |
|       | GPIO [103:101]         | P2   | 1.8V       |                        |                   |             | EBI2                         |
|       | GPIO [110]             | P3   | 2.6V       | PMIC, RF               |                   |             | BB-PMIC and RF interfaces    |
|       | GPIO [106:104]         | FS   | 2.00       | FIVIIC, RF             |                   |             | BB-FIVIIC and RF Interfaces  |
|       | GPIO [124:122]         | P3   | 2.6V       |                        | MISC              |             | Miscellaneous interfaces     |
|       | GPIO [97, 94]          |      | -          |                        |                   |             | wiscenarieous interfaces     |
|       | GPIO [93:88]           | P3   | 2.6V       |                        | SDC3              |             |                              |
|       | GPIO [83:72]           | P3   | 2.6V       | GRFC                   |                   |             | General RF controls          |
|       | GPIO [71:68]           | P3   | 2.6V       |                        | AUX_PCM           | SDAC        | PCM or Stereo DAC            |
|       | GPIO [67:62]           | P3   | 2.6V       |                        | SDC2              |             | BT/WLAN interface option     |
|       | GPIO [61:60]           | P3   | 2.6V       | 12C                    |                   |             | I2C bus                      |
|       | GPIO [59:57]           | P3   | 2.6V       | SSBI, RF               |                   |             | BB-RF interface              |
|       | GPIO [56:51]           | P3   | 2.6V       | SDC1                   |                   |             | SD card (4-bits)             |
|       | GPIO [46:43]           | P3   | 2.6V       |                        | UART1 / UART1DM   | TSIF        | BT/WLAN interface option     |
|       | GPIO [42:31]           | P3   | 2.6V       | KEYPAD [0:11]          |                   |             | Keypad                       |
|       | GPIO [30:27]           | P3   | 2.6V       |                        | TIMER1 / TIMER2   |             | Async & sync timers          |
|       | GPIO [26:22]           | P3   | 2.6V       | PMIC, RF               |                   |             | BB-PMIC and RF interfaces    |
|       | GPIO[16]               | . 0  | 2.01       | 1 14110, 141           |                   |             | BB 1 Will dire 10 Interfaces |
|       | GPIO [109:107]         | P3   | 2.6V       |                        | SDC4 /            | UART2DM     |                              |
|       | GPIO [21:19]           |      | -          |                        | SDC3 (bits [7:4]) | 0,11125111  |                              |
|       | GPIO [18:17]           | P3   | 2.6V       | CAMIF (shutter, flash) |                   |             | Camera shutter & flash       |
|       | GPIO [15:0]            | P4   | 2.6V/1.8V  | CAMIF                  |                   |             | Camera                       |
|       | GPIO [96]<br>GPIO [95] | P4   | 2.6V/1.8V  | <br>BOOT_SCUR          | AUX_I2C           |             | 411.74                       |
| CULAL | COVVV                  |      | 4000       |                        | 2/53/10           | 2 / 100     | , ale                        |
|       | Technologies =         |      |            |                        |                   |             |                              |

80-VM151-25 Rev. A April 2009

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

# **GPIO** Design Considerations

- USIM should use GPIO[50:47] since it is the software default
  - Leave GPIO[87:84] and GPIO[49] open if supporting dual-voltage USIM.
- PA\_ON2 must use GPIO[110].
- I<sup>2</sup>C primarily uses GPIO[61:60] (2.6 V).
  - AUX\_I2C GPIO[96:95] (1.8 V/2.6 V) could be used for I<sup>2</sup>C only when EFUSE is blown
  - Only one I<sup>2</sup>C controller in the MSM device



# MSM7627 RF Analog Interface

# RF-Baseband Interface (1x only)





80-VM151-25 Rev. A

April 2009



49

# General RF Control Signals

| CREC MSM signs | DE signal name  | Dev                               | ice connection | December 2                    |                                 |  |
|----------------|-----------------|-----------------------------------|----------------|-------------------------------|---------------------------------|--|
| GREC           | GRFC MSM signal | RF signal name 1x Only Multi Mode |                | Description                   |                                 |  |
|                | PA_ON           | PA_ON0                            | BC0 PA         | IMT PA                        | PA enable                       |  |
|                | GPI0[22]        | PA_ON1                            | BC1 PA         | Cell PA                       | PA enable                       |  |
|                | GPIO[110]       | PA_ON2                            | N/A            | PCS PA                        | PA enable                       |  |
|                | PA_R0           | PA_R0                             | BC0 & BC1 PA   | IMT,PCS & Cell PA             | power-mode selection            |  |
|                | GPIO[104]       | PA_R1                             | BC0 & BC1 PA   | IMT PA                        | power-mode selection            |  |
| GRFC[9]        | GPI0[72]        | ANT_SEL3                          | DRX Switch     |                               |                                 |  |
| GRFC[8]        | GPI0[73]        | ANT_SEL2                          | DRA SWILCII    | PRX Antenna Switch            | Antenna SEL signals             |  |
| GRFC[7]        | GPI0[74]        | ANT_SEL1                          | PRX Switch     |                               | Antenna GEE signais             |  |
| GRFC[6]        | GPIO[75]        | ANT_SEL0                          | FRASWILLII     |                               |                                 |  |
| GRFC[10]       | TX_ON           | TX_ON                             | RTR6500        | RTR6285 & RTR6500             | RTR6500/6285 RF-enable signal   |  |
| GRFC[2]        | GPI0[79]        | GSM_PA_BAND                       | N/A            | GSM quad-band power amplifier | Quad-band GSM PA-band selection |  |
| GRFC[1]        | GPIO[80]        | GSM_PA_EN                         | N/A            | GSM quad-band power amplifier | Quad-band GSM PA-enable signal  |  |
| GRFC[0]        | GPIO[81]        | PRI_ANT_CTNL                      | PRX Switch     | N/A                           | Antenna SEL signals             |  |
| GIVI C[0]      | GFIO[01]        | EXT_GPS_LNA_EN                    | N/A            | External LNA Module for GPS   | GPS amplifier enable signal     |  |
|                | GPIO[30]        | DRX_MODE_SELECT_A                 | N/A            | DRX Switch                    | DRX Switch SEL signals          |  |
|                | GPI0[23]        | DRX_MODE_SELECT_B                 | 11/7           | DIX SWILCH                    | DRA SWILCH SEL SIGNAIS          |  |



MSM7627 Device Interfaces Memory (EBI1 and EBI2)



## **Supported Memory Configurations**

### Supported memory types

- External bus interface 1 (EBI1) supports high-speed, high-performance memory devices.
  - 32-bit DDR SDRAM (low-power DDR, 200 MHz)
- External bus interface 2 (EBI2) supports lower-speed devices
  - 8-bit or 16-bit NAND (512 and 2048 bytes/page)
  - ◆ 16-bit, 18-bit or 24-bit LCD support
  - 16-bit OneNAND (MUXed mode only)

### Primary memory configuration

- 8-bit NAND (EBI2) + 32-bit DDR SDRAM (EBI1)
- Testing and verification to date was performed on NAND + DDR SDRAM configurations.
- Tested devices are listed in flash\_nand\_xxx.c of the AMSS driver archive (xxx = manufacturer's name) of the AMSS driver's archive.



## **Memory Requirement**

#### DDR SDRAM

- JEDEC Standard JESD209A compliant
- Meet with LPDDR400 timing requirement (Target)

### NAND

- ONFI 1.0 compliant
- Synchronous OneNAND
  - Clock frequency at 100 MHz (Target)

# **Typical Memory Connection**





## EBI1

#### Features

- Support only for low-power memories at 1.8 V I/O power supply
- Bus frequencies up to 200 MHz (DDR SDRAM mode)
- EBI1 auto-calibration
  - EBI1\_CAL connected with ground through 49.9 Ω resistor for calibration
  - Close to MSM



80-VM151-25 Rev. A April 2009

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

57

## **EBI1 Pins**

- 67 dedicated pins
- Supports DDR-SDRAM
- 2 chip selects
- 14 address lines, 32 data lines
- 1 calibration pin
- 1.8 V interface

|    | EBI2<br>ADR_4  | GPIO<br>_101  | EBI2<br>WE_N   | EBI2<br>CS7_N  |             | VDD<br>3N3_61   | EEI2<br>C34_Ñ   |   | VDD_P2         | EBI1<br>DQ3_3        | NC_80  | н    |
|----|----------------|---------------|----------------|----------------|-------------|-----------------|-----------------|---|----------------|----------------------|--------|------|
|    | EBI2_<br>CS5_N | EBQ_<br>COt_N | VOD C1         | EBI1_<br>DQ_29 |             | EBI1_<br>EQ_27  | EEI1_<br>DQ_20  |   | EBI1_<br>DM_3  | EB1_<br>DQ_31        | NC 82  | J    |
|    |                |               | EBI1_<br>DQ_28 | EBI1_<br>DQ_30 |             | 3ND             | VDD_C1          |   | VBD_P1         | EBI1_<br>DQ_25       | NC_84  | к    |
|    | VDD_C1         |               | EBI1_<br>DQ_23 | EBI1_<br>DQ_21 |             | EBI1_<br>EQ_24  | EEI1_<br>DO_22  |   | EBI1<br>DQS_2  | EBI1_<br>DQ_19       | NC_96  | L    |
|    | GPIO<br>_102   |               | EBI1_<br>no_m  | EBI1_<br>DM_2  |             | EBI1_<br>FQ_17  | EEI1_<br>DC_18  |   | V0D_P1         | EBI1_<br>DO_18       | NC_88  | м    |
|    | EBI1_<br>CAS N |               | EBI1_<br>DQ 14 | EBI1_<br>DQ 13 |             | GND             | VDD_C1          |   | EBI1_<br>DM 1  | EB:1_<br>DQ 15       | NC_90  | N    |
|    | GND            |               | EBI1_<br>DQ_10 | EBI1_<br>DOS_1 |             | GND             | VDD_C1          |   | V0D_P1         | EB1_<br>DQ_12        | NC_92  | Р    |
|    | GND            |               | EBI1_<br>CKET  | EB11_<br>DQ_5  |             | EBI1_<br>DQ_7   | EEI1_<br>DQ_6   |   | EBI1_<br>DQ_9  | EB1_<br>DQ_11        | NC_94  | R    |
|    | EBI1_<br>ADR_4 |               | EBI1_<br>CKE0  | EBI1_<br>RAS_N |             | EBI1_<br>DQ_S   | EEI1_<br>DQ_4   |   | VDD_P1         | EB1_<br>DC_8         | NC_96  | т    |
|    | VBD_C1         |               | EBI1_<br>CS1_N | EBI1_<br>CS0_N |             | EBI1_<br>DQ_C   | EEI1_<br>DQ_1   |   | EBI1<br>DQ_2   | EBI1_<br>DQS_0       | NC_98  | U    |
|    |                |               | EBI1_<br>BA_f  | EBI1_<br>AER_0 |             | SND             | EEI1_<br>ADR_11 |   | VDD_P1         | EBI1<br>_DM_0        | NC_130 | v    |
|    | RESOUT<br>_N   | GPIO<br>_98   | VDD_C1         | EBI1_<br>CAL   |             | EBI1_<br>ADR_13 | EEI1_<br>ADR_2  |   | EBI1_<br>DCLKB | EB1_<br>DOLK         | NC_102 | w    |
|    | GPIO<br>_80    | GPIO<br>_83   | GND            | VDD_C1         |             | EBI1_<br>ADR_3  | EEI1_<br>ADR_5  |   | VDD_P1         | EBI1_<br>ADR_6       | NC_134 | Y    |
|    |                |               |                |                |             | GND             | EEI1_<br>ADR_8  |   | EBI1_<br>ADR_7 | EBI1_<br>ADR_1       | NC_29  | АА   |
|    | GPIO<br>_72    | GPIO<br>_95   | RESIN_N        | GPIO<br>_124   | GPIO<br>_13 | GPIC<br>_4      | EEI1_<br>WE_N   |   | EBI1_<br>AOR_9 | EBI1_<br>ADR_10      | NC_31  | AE   |
|    | GPIO<br>_74    | GPIO<br>_78   | 3P10<br>_82    | GPIO<br>_15    | GPIO<br>_7  | GPIC<br>_3      | GPIO<br>_9      |   | EBI1_<br>BA_0  | EBI1_<br>ADR_12      | NC_33  | AC   |
| 52 |                |               |                |                |             |                 |                 | • | V0D_P4         | EBI1<br>RESOŪT<br>_N | NC_35  | AD . |



## **EBI1 Pin Connections**

| Signal name          | I/O | Voltage<br>domain | Description                                                     | Comments |
|----------------------|-----|-------------------|-----------------------------------------------------------------|----------|
| EBI1_ADR[13:0]       | DO  | P1                | 14-bit EBI1 address bus; ADR[13] is the MSB, ADR[0] is the LSB. |          |
| EBI1_DQ[31:0]        | В   | P1                | 32-bit EBI1 data bus; DQ[31] is the MSB, DQ[0] is the LSB.      |          |
| Other EBI1 signaling |     |                   |                                                                 |          |
| EBI1_DQS[3:0]        | В   | P1                | EBI1 data strobes                                               |          |

| Other LBH signaling |    |    |                                  |
|---------------------|----|----|----------------------------------|
| EBI1_DQS[3:0]       | В  | P1 | EBI1 data strobes                |
| EBI1_DM[3:0]        | DO | P1 | EBI1 data masks                  |
| EBI1_DCLK           | В  | P1 | Differential clock for DDR SDRAM |
| EBI1_DCLKB          | В  | P1 |                                  |
| EBI1_CS1_N          | DO | P1 | DDR SDRAM chip select            |
| EBI1_CS0_N          | DO | P1 |                                  |
| EBI1_CKE1           | DO | P1 | DDR clock enables                |
| EBI1_CKE0           | DO | P1 |                                  |
| EBI1_RAS_N          | DO | P1 | DDR RAS_N                        |
| EBI1_WE_N           | DO | P1 | EBI1 write enable                |
| EBI1_CAS_N          | DO | P1 | DDR CAS_N                        |
| EBI1_BA[1]          | DO | P1 | Bank selection                   |
| EBI1_BA[0]          | DO | P1 | Bank selection                   |
| EBI1_CAL            | Al | P1 | EBI1 calibration pad             |
|                     |    |    |                                  |



80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

ES LYE

59

# **EBI1 Supported Configurations**







## DDR SDRAM Support (1 of 2)

- MSM7627 IC supports 32-bit external DDR SDRAM devices.
- MSM7627 IC supports self-refresh.
  - One CKE for each chip-select signal
  - Each SDRAM can be powered down individually.
- Supported configurations include:
  - Single 32-bit DDR device
  - 32-bit DDR device (2 × 16-bit)
- Due to extremely high data rates, hence timing is very crucial.
  - Care must be taken during trace layout and design.
  - Refer to the MSM7627 Mobile Station Modem User Guide (80-VM151-3) for more information regarding design guidelines for the DDR SDRAM.





## DDR SDRAM Support (2 of 2)





80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

62

## **DDR SDRAM Clock**

- The power supply of the DDR component needs sufficient decoupling capacitors. Refer to the MSM7627 Baseband Reference Schematic (80-VM151-41).
- EBI1\_DCLK and EBI1\_DCLKB are differential clock outputs.
- All address and control signals are sampled at the rising edge of DCLK and falling edge of DCLKB.
- All data signals are sampled at the crossing of DCLK and DCLKB.
- This effectively doubles the data rate, since the signal is sampled at both the rising and falling edges of the clock signal.





# DDR SDRAM Access Timing (1 of 2)



## DDR SDRAM Access Timing (2 of 2)





## **DDR SDRAM Design Considerations**

- The extremely high data rates demand very careful timing calculations and controlled impedance routing.
- Long PCB traces, excessive parasitic capacitance, or similar layout issues can degrade or violate signal integrity.
- The various DDR signals can be grouped into these categories:
  - Clocks
  - Data
  - Address/command
  - Control
  - Power
- Special considerations for each group need to be taken; some of the important considerations are listed in the following slides.

### **DDR Differential Clock Considerations**

- Use controlled impedance lines for each of the two traces.
- Route the traces in parallel and close to each other.
  - If the trace width is W, spacing between the traces should be on the order of 2 W to 3 W.
- The differential clock traces must have nearly equal length.
  - Maintain the trace length difference to be less than 40 mil.
  - Complementary phase relationship between the two signals will be degraded if the traces are of different trace lengths.
    - This can impact the timing and duty cycle.
- Other layout considerations:
  - Route the clock pair on the same critical layer to ensure clocks have similar signal integrity.
  - Maintain a solid ground reference for routed clocks, thereby providing a low-impedance path for return currents.



## DDR DQ and DQS Signal Considerations (1 of 2)

- The MSM7627 device drives the DQS signal to capture data during reads, and the DDR device drives DQS during writes.
- The timing difference between DQ and DQS signals needs to be minimized.
   Trace matching is very important.
- DQ and DQS signals are divided into four groups.

## DDR DQ and DQS Signal Considerations (2 of 2)

### Layout considerations:

- Every eight bits of data and the corresponding DQS signal MUST have similar trace characteristics:
  - Trace length differences must be less than 80 mil for the entire group.
  - Capacitive loading must be similar.
- Make sure to reduce cross-talk noise from adjacent signals on DQS signals.
  - Maintain at least 4 W spacing between DQS and other non-data group signals.



## Other DDR Design Considerations (1 of 2)

- All address/command and control signals should have similar trace characteristics (trace length, capacitance, etc.).
  - Distance from the capacitor to the power pins being bypassed must not exceed 150 mil
- Use distributed and balanced decoupling.
- Keep the VDD\_MSME trace as wide a trace as possible, and isolate the trace as much as possible with adjacent ground trace segments.

## Other DDR Design Considerations (2 of 2)

- Provide a solid ground reference to all signals.
- Avoid crossing high-speed traces.
- Keep traces short and direct to minimize loss and undesired coupling.
- Refer to 80-V9038-54 (DDR SDRAM DESIGN CONSIDERATIONS FOR MOBILE STATION MODEM(MSM) DEVICES) for more details.



### EBI2

- EBI2 provides support for slower peripheral devices.
  - NAND flash memory
  - LCDs
  - Async devices
  - FLO receiver
  - OneNAND
- The EBI2 controller includes three separate controllers:
  - Serial flash controller
  - LCD controller
  - External memory controller
- Supports 1.8 V or 2.6 V power supply voltages.
- Supports any generic external peripheral whose timing is similar to async memories.

### EBI2 High-Level Block Diagram





#### **EBI2 Pin Connections**

| Signal name          | I/O | Voltage<br>domain | Description                                                | Comments                       |
|----------------------|-----|-------------------|------------------------------------------------------------|--------------------------------|
| EBI2_ADR[23:0]       | В   | P2                | 24-bit address bus; ADR[23] is the MSB, ADR[0] is the LSB. |                                |
| EBI2_DATA[15:0]      | В   | P2                | 16-bit data bus; DATA[15] is the MSB, DATA[0] is the LSB.  |                                |
| Other EBI2 signaling | •   |                   |                                                            | •                              |
| EBI2_LB_N            | DO  | P2                | Lower byte enable                                          | Byte access of 16-bit memory   |
| EBI2_UB_N            | DO  | P2                | Upper byte enable                                          | Byte access of 16-bit memory   |
| EBI2_WE_N            | DO  | P2                | Write enable                                               |                                |
| EBI2_OE_N            | DO  | P2                | Output enable                                              |                                |
| EBI2_CS7_N           | DO  | P2                | Chip select                                                |                                |
| EBI2_CS6_N           | DO  | P2                | Chip select                                                |                                |
| EBI2_CS5_N           | DO  | P2                | Chip select                                                | Also used to select second LCD |
| EBI2_CS4_N           | DO  | P2                | Chip select first LCD                                      |                                |
| EBI2_CS3_N           | DO  | P2                | Chip select                                                |                                |
| EBI2_CS2_N           | DO  | P2                | Chip select                                                |                                |
| EBI2_CS1_N           | DO  | P2                | Chip select second NAND                                    | Chip select second OneNAND     |
| EBI2_CS0_N           | DO  | P2                | Chip select first NAND                                     | Chip select first OneNAND      |
| EBI2_BUSY0_N         | DI  | P2                | Busy signal first NAND                                     |                                |
| EBI2_CLK             | DO  | P2                | EBI2 OneNAND clock                                         |                                |



# **LCD Device Support**

- Supports 16-bit/18-bit/24-bit port-mapped LCDs
- Supports 16-bit read and 16-bit, 18-bit, and 24bit writes through a parallel interface
  - EBI2\_UB/LB\_N are used as LCD\_DATA[17:16] for 18-bit LCD interface.
  - EBI2\_UB/LB\_N are used as LCD\_DATA[17:16] and EBI2\_ADR[6:1] are used as LCD\_DATA[23:18] for 24-bit LCD interface.
- Two chip selects available:
  - EBI2\_CS4\_N (use A16 as LCD\_RS for this chip select).
  - EBI2\_CS5\_N\* (use A17 as LCD\_RS for this chip select).
- Intel timing
  - Two chip selects are available.
- Motorola timing
  - One chip select is available (EBI2\_CS4\_N).
  - EBI2\_CS5\_N is used as LCD\_EN.



\*Note: EBI2\_CS5\_N is not available in Motorola-style LCD devices; it is used as the LCD\_EN signal.

# **NAND Memory Support**

- MSM7627 IC provides support for 8-bit and 16-bit NAND flash devices.
- Programmable page sizes of 512-byte and 2048-byte (256-byte is NOT supported).
- Hardware supports both MLC and SLC mass storage technologies.
  - MLC NAND is not supported by software.
- Error correction coding (ECC):
  - 1-bit Reed-Solomon code is used to support SLC-based devices.
  - 4-bit Reed-Solomon code is used to support MLC-based devices.
  - For each 512 bytes of user data, 4 bytes of ECC is available.
    - For every 512 bytes of user data, there are 4 bytes of ECC data to recover 1 bit of user data.
- NAND interface shares the EBI2 ports with other external SRAM devices.
- Two chip selects are available for NAND:
  - EBI2 CS0 N
  - EBI2\_CS1\_N
- Maximum addressable memory space of greater than 1 GByte.
- Note: The MSM7627 does not support simultaneous NAND and OneNAND operation.





80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

NAND Pin Connections

| EBI2 pin        | Direction | Voltage domain | NAND signal                   |
|-----------------|-----------|----------------|-------------------------------|
| EBI2_LB_N       | DO        | P2             | NAND address latch enable     |
| EBI2_HB_N       | DO        | P2             | NAND command latch enable     |
| EBI2_WE_N       | DO        | P2             | NAND write enable             |
| EBI2_OE_N       | DO        | P2             | NAND output enable            |
| EBI2_CS0_N      | DO        | P2             | Chip select for first NAND    |
| EBI2_CS1_N      | DO        | P2             | Chip select for second NAND   |
| EBI2_DATA[15:0] | В         | P2             | NAND data input/output [15:0] |
| EBI2_BUSY0_N    | DI        | P2             | NAND ready/busy               |



April 2009

77

1 355 7876 2 6

#### **NAND Interface Timing**

- Each access to NAND flash devices involves the controller executing a sequence of signal assertion and de-assertion, according to the timing requirements of the connected device.
- The transfer sequence is defined using registers FLASH\_XFR\_STEP(1 7).
  - The register values dictate the signal status.
- There are seven distinct configurations, including wait states:
  - FLASH\_XFR\_STEP1 to FLASH\_XFR\_STEP7



#### **NAND Flash Timing**

- Step configuration registers (FLASH\_XFR\_STEPn) are divided as follows:
  - Bits [31:16]: Command and Address cycles
  - Bits [15:0]: Data cycles
- If the step configuration is changed, then the timing parameters mapped to the registers can be adjusted accordingly.

|       | FLASH_XFR_STEPx (x = 1 to 7) |       |                      |  |  |  |
|-------|------------------------------|-------|----------------------|--|--|--|
|       | Command/Address              |       | Data                 |  |  |  |
| 31:30 | CMD_SEQ_SETP_NUM             | 15:14 | DATA_SEQ_STEP_NUMBER |  |  |  |
| 29:26 | CMD_STEP1_WAIT               | 13:10 | DATA_STEP1_WAIT      |  |  |  |
| 25    | CMD_AOUT_EN*                 | 9     | DATA_AOUT_EN*        |  |  |  |
| 24    | CMD_DATA_EN                  | 8     | DATA_DATA_EN         |  |  |  |
| 23    | CMD_CE_EN                    | 7     | DATA_CE_EN           |  |  |  |
| 22    | CMD_CLE_EN                   | 6     | DATA_CLE_EN          |  |  |  |
| 21    | CMD_ALE_PIN                  | 5     | DATA_ALE_PIN         |  |  |  |
| 20    | CMD_WE_EN                    | 4     | DATA_WE_EN           |  |  |  |
| 19    | CMD_RE_EN                    | 3     | DATA_RE_EN           |  |  |  |
| 18    | CMD_WIDE                     | 2     | DATA_WIDE            |  |  |  |
| 17:16 | RESERVED*                    | 1:0   | EXTA_READ_WAIT       |  |  |  |
|       |                              |       |                      |  |  |  |

#### Notes:

- 1. ALE\_PIN and CLE\_EN bits are the "enable" control of the external pin. When set (1), the ALE and CLE are controlled by the NANDC sequencer. When clear (0), ALE and CLE are disabled (signal = low).
- 2. Read data wait can be incremented without changing the write data wait states using bits [1:0].

SEN PARTY

160



3/52 78/18/2

### NAND Flash Timing Example

- 1. Assert CS\_N (CS\_N = 0).
- 2. Wait for CS\_N-to-OE\_N setup time for read from flash.
- 3. Assert OE N (OE N = 0) and read data.

Repeat for consecutive data reads.



\* During data read wait period, ALE and CLE stay low only if NAND\_CSx\_N is driven low as required by the FLASH device



#### OneNAND Support (1 of 3)

- OneNAND is a NAND-type flash memory that operates through the NOR interface.
- Supported OneNAND configurations:
  - Synchronous and asynchronous
  - 16-bit MUXed only OneNAND
- Two chip selects are available for OneNAND:
  - ONENAND\_CS0\_N (EBI2\_CS0\_N)
  - ONENAND\_CS1\_N (EBI2\_CS1\_N)
- Simultaneous NAND and OneNAND operation is not supported.
- Boot from the OneNAND device is supported.

# OneNAND Support (2 of 3)

| OneNAND pin       | EBI2 pin        | Direction | Voltage<br>domain | Description                         |
|-------------------|-----------------|-----------|-------------------|-------------------------------------|
| ONENAND_CLK       | EBI2_CLK        | 0         | P2                | Clock                               |
| ONENAND_INT       | EBI2_BUSY0_N    | I         | P2                | Interrupt                           |
| ONENAND_CS0_N     | EBI2_CS0_N      | 0         | P2                | Chip select for first NAND          |
| ONENAND_CS1_N     | EBI2_CS1_N      | 0         | P2                | Chip select for second NAND         |
| ONENAND_OE_N      | EBI2_OE_N       | 0         | P2                | Output enable                       |
| ONENAND_WE_N      | EBI2_WE_N       | 0         | P2                | Write enable                        |
| ONENAND_ADV_N     | EBI2_LB_N       | 0         | P2                | Address valid detect                |
| ONENAND_RDY       | EBI2_ADR[9]     |           | P2                | Ready signal                        |
| ONENAND_ADQ[15:0] | EBI2_DATA[15:0] | В         | P2                | Multiplexed address/data bus [15:0] |

Note: EBI2\_ADV\_N is not used for ONENAND\_ADV\_N.



# OneNAND Support (3 of 3)

- Dedicated configuration registers for each OneNAND chip select to allow different configurations for each chip select.
- The following operations are supported:
  - Reset flash device
  - Read page
  - Program page
  - Erase block
  - Lock block
  - Unlock block
- Memory protection unit (MPU) is available to secure multiple blocks in memory for security.
  - Support for one OneNAND device



Note: 16-bit MUXed OneNAND interface example

# MSM7627 Device Interfaces MDDI



# Mobile Display Digital Interface

- Mobile display digital interface (MDDI) is a cost-effective, low-power solution that enables high-speed, short-range communication between the MSM and display devices.
- The MSM7627 device has one dedicated MDDI interface.
  - One host interfaces with LCD
- One Type I MDDI host interface
  - Two low-swing differential signal pairs (data and strobe)





# **MDDI Pin Connections**

| Signal name                    | I/O    | Voltage | Description                | Comments                                                                        |  |  |  |
|--------------------------------|--------|---------|----------------------------|---------------------------------------------------------------------------------|--|--|--|
| Primary MDDI connections (LCD) |        |         |                            |                                                                                 |  |  |  |
| MDDI_P_STB_N                   | AO     | MDDI    | LCD differential strobe    | Low-swing differential signal; connects                                         |  |  |  |
| MDDI_P_STB_P                   | AO     | MDDI    | pair                       | to MSM host; high-Z default state                                               |  |  |  |
| MDDI_P_DATA_N                  | AI, AO | MDDI    | LCD differential data pair | Low-swing differential signal; connects                                         |  |  |  |
| MDDI_P_DATA_P                  | AI, AO | MDDI    | 1                          | to MSM host; high-Z default state                                               |  |  |  |
| MDDI power and groun           | nd     |         |                            |                                                                                 |  |  |  |
| VDD_MDDI                       |        | MDDI    | MDDI power supply          | From PM7540 IC; 1.8 V typ, programmable from 1.500 V to 3.050 V, in 50 mV steps |  |  |  |
| VSS_MDDI                       |        | GND     | MDDI ground                |                                                                                 |  |  |  |



# MDDI Flip-Phone Design





# **MDDI Vendors**

| MDDI vendor<br>and part<br>number | Status    | Resolution primary (secondary) | Notes                                              |
|-----------------------------------|-----------|--------------------------------|----------------------------------------------------|
| Samsung<br>S3CA460X<br>('MC4')    | Available | QVGA                           | Media coprocessor and LCD controller IC QVGA       |
| Samsung<br>S6D0142                | Available | QVGA                           | TFT LCD display driver with 320 × 240 262 k colors |
| Sharp<br>LR38869<br>'Rodem'       | Available | QVGA                           |                                                    |
| Rodem-WV                          | Available | WVGA                           |                                                    |
| Epson<br>S1D13751                 |           | QVGA                           | Graphics engine and display driver MDDI            |
| Epson<br>L5F30376T0x              |           | QVGA                           | 1.98" TFT module                                   |
| Epson<br>L5F30415T0x              |           | QVGA                           | 2.22" TFT module                                   |
| Renesas<br>R61504                 | Available | QVGA                           | LCD IC controller with 16.77 M colors              |
| Renesas                           |           | QVGA &<br>WQVGA                | Two MDDI driver ICs (COG)                          |
| Toshiba<br>TC358720               | Available | VGA (QCIF+)                    | Bridge chip, 'VeGA'                                |
| Toshiba<br>TC358722               | Available | WVGA                           | 18 bpp                                             |

There are additional manufacturers with plans to produce MDDI displays up to VGA, including Sitronix and California Micro Devices.



# MSM7627 Device Interfaces Parallel Camera

#### Camera Interface

- CAMIF\_PCLK
  - Up to 120 MHz
- CAM\_MCLK
  - Generated by M/N counter
  - Can support several frequencies
- CAMIF\_VSYNC: frame sync input
- CAMIF\_HSYNC: line sync input
- CAMIF\_DATA: pixel data input
- Sync control: synchronous timer outputs (flash and mechanical shutter control)
- Async control: asynchronous timer outputs (auto-focus and zoom control)
- Camera module control through I<sup>2</sup>C interface



For 10/8-bit data input: use CAM DATA[11:2] or CAM\_DATA[11:4] respectively.

CAM\_DATA[3:0] can be used as GPIOs if programmed for noncamera function.



# **CAMIF Block Diagram**





80-VM151-25 Rev. A

April 2009

Qualcomm Confidential and Proprietary

92

# CAMIF Pin Connections (1 of 2)

| Signal name                           | I/O | Voltage<br>domain | Description                        | Comments |
|---------------------------------------|-----|-------------------|------------------------------------|----------|
| I2C_SDA<br>GPIO[61]                   | В   | P3                | Serial control data                |          |
| I2C_SCL<br>GPIO[60]                   | В   | P3                | Serial control clock               |          |
| CAM_VSYNC_IN<br>GPIO[14]              | DI  | P4                | Vertical sync                      |          |
| CAM_HSYNC_IN<br>GPIO[13]              | DI  | P4                | Horizontal sync                    |          |
| CAM_MCLK<br>GPIO[15]                  | DO  | P4                | Master clock                       |          |
| CAM_PCLK<br>GPIO[12]                  | DI  | P4                | Pixel rate clock                   |          |
| ASYNC_TIMER1A<br>GPIO[17]<br>GPIO[77] | DO  | P3                | Camera zoom and auto-focus control |          |
| ASYNC_TIMER1B<br>GPIO[18]<br>GPIO[80] |     |                   |                                    |          |
| ASYNC_TIMER2A<br>GPIO[27]<br>GPIO[77] |     |                   | 60.                                | 60,      |
| ASYNC_TIMER2B GPIO[28] GPIO[80]       |     |                   | o: Ac                              |          |
| NATCOVVV.                             | - 1 | A PONT            | 1 352 1800 2                       | Ca y     |

UIALCO/VVV

80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

93

# CAMIF Pin Connections (2 of 2)

| Signal name                            | I/O | Voltage<br>domain | Description                                        | Comments                                         |
|----------------------------------------|-----|-------------------|----------------------------------------------------|--------------------------------------------------|
| SYNC_TIMER1 GPIO[70] GPIO[76] GPIO[30] | DO  | P3                | Camera flash and mechanical shutter control        |                                                  |
| SYNC_TIMER2 GPIO[29] GPIO[76]          |     |                   |                                                    |                                                  |
| CAM_DATA[11:0]<br>GPIO[11:0]           | DI  | P4                | Camera 12-bit data;<br>Bit 11 is MSB; bit 0 is LSB | Bayer input data (preferred)                     |
| CAM_MRST                               | DO  |                   | Camera reset control signal                        | Can be software-controlled on any available GPIO |

If a camera with other than 12-bit resolution is used, the MSB must be aligned between the MSM device and the camera, as shown in the table below:

| Camera type | MSM signals    | Camera signals |
|-------------|----------------|----------------|
| 12-bit      | CAM_DATA(11:0) | DATA(11:0)     |
| 10-bit      | CAM_DATA(11:2) | DATA(9:0)      |
| 8-bit       | CAM_DATA(11:4) | DATA(7:0)      |



# MSM7627 Device Interfaces Transport Stream Interface



# Transport Stream Interface



The handset's mobile broadcast implementation (see figure) that uses a separate, non-WCDMA radio link has its own antenna.

Depending on the standard used, the broadcast module may or may not output H.222.0 MPEG2 transport stream packets that the MSM7627 supports.

The transport stream interface (TSIF) in MSM7627 IC ONLY supports transport of TS packets from the broadcast module to the MSM device. Most DVB-H modules only support SDIO interface, which requires an OEM to provide their own driver.

#### Mobile broadcast standard

| Standard                                                                                             | Region    | Technology and mode | Bandwidth            | Band                | Comments                                                                              |
|------------------------------------------------------------------------------------------------------|-----------|---------------------|----------------------|---------------------|---------------------------------------------------------------------------------------|
| ISDB-T<br>Integrated service digital<br>broadcasting –<br>Terrestrial transmission<br>(ARIB STD-B31) | Japan     | OFDM                | 6 MHz or<br>6/13 MHz | UHF                 | Typical ISDB-T modules use TSIF.                                                      |
| S-DMB<br>Satellite – digital mobile<br>broadcast (ARIB STB-B41)                                      | Korea     | 4XWCDMA             | 25 MHz               | S-Band<br>(2.6 GHz) | Typical S-DMB modules use TSIF.                                                       |
| DVB-H<br>Digital video broadcast –<br>handheld                                                       | US/Europe | COFDM               | 5, 6, 7, 8 MHz       | UHF/VHF             | Typical DVB-H modules do not support TSIF. DVB-H modules usually support SDIO output. |



April 2009

# TSIF Block Diagram



# **TSIF Signaling**

ON THE PROPERTY OF THE PROPERT



Valid Packet

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

98

Valid

Qualcomm Confidential and Proprietary

80-VM151-25 Rev. A

April 2009

#### MSM7627 TSIF Features

- 3-pin or 6-pin serial interface
- Supports external clocks up to 4 MHz, with a maximum data rate of 0.5 MB per second.
- The data mover (DM) transfers HTS packets directly from the external interface to system memory.
- 4 bytes of additional information (time-stamp and flags) are provided with every HTS packet.
  - TSIF time stamp (TTS) is based on a 27 MHz TSIF clock reference (TCR).
- Enhanced fallback and/or debug support using a software-based copy mechanism when HTS packets are transferred directly from the external interface to system memory
- Reports the status of each HTS packet transferred to memory via the DM or software copy
- Optional interrupts for critical events: loss-of-sync, packet available, and packet overflow



#### Universal Broadcast Modem™ (1 of 2)

- The Qualcomm Universal Broadcast Modem (UBM™) provides a single-chip solution for the world's leading mobile broadcast standards. By combining digital and RF functionality into a single package, UBM chip is a size and cost-efficient solution. The Qualcomm UBM chipset family includes:
  - MBP1600 supports wideband MediaFLO™, DVB-H, and ISDB-T
  - MBP1610 supports MediaFLO in the US
- These chipsets are single-chip solution that includes RF and baseband processing. They are MSM-companion ICs that provide broadcast receiveonly tuning, demodulation, and decoding capabilities.

# Universal Broadcast Modem (2 of 2)

- There are two MBP/MSM interfaces: the MSM device's EBI2 and the TSIF. The MSM device's ARM always configures the MBP via EBI2. The interface used for physical layer data transport from the MBP1600 device to the MSM device depends on the broadcast standard being supported:
  - MediaFLO uses EBI2 only.
  - ISDB-T uses TSIF for data, EBI2 for control.
  - DVB-H uses EBI2 for control and by default for data,
    - Option of using TSIF for PSI/SI (program specific information/service information) control packet.
- The MediaFLO, DVB-H, and ISDB-T software protocol stacks (including video decoding and processing) are all handled within the MSM device.
- Contact <u>support.cdmatech@qualcomm.com</u> for inquiries regarding the UBM.



MSM7627 Device Interfaces LCD Controller (RGB Interface)

# LCD Controller Overview (1 of 2)

- The MSM7627 device includes an integrated LCD controller, meant to directly drive an LCD panel/glass through the dedicated RGB interface.
- Reduces overall BOM and costs
  - No need for an external LCD controller IC
  - No need for integrated RAM on LCD panel
  - Compatible with many more high end resolution panels
- Supports up to a parallel RGB888 (24 bpp) output with PCLK up to 75 MHz
  - Output is programmable RGB565, RGB666, or RGB888
  - PCLK frequency is also programmable through M/N dividers, with a maximum supported frequency of 75 MHz
  - Maximum resolution supported is FWVGA (864 × 480 or 480 × 864) at a refresh rate of 85 Hz



# LCD Controller Overview (2 of 2)

- Programmable timing to support various panel's timing
  - Examples: HSYNC/VSYNC width, length, and skew; PCLK period; front and back porches; and display dimensions are all programmable.
  - Color correction capability (fully programmable 3 × 3 color correction matrix and a 256 entry per color gamma look-up table)
- Provides standard RGB interface timing CSTN is not supported

# LCD Controller Tuning (1 of 2)

- The behavior of the RGB interface must be tuned to match the panel of choice's characteristics
  - Parameters such as resolution, refresh rate, horizontal and vertical blanking and color depth, must all be identified, determined, and properly set in the relevant LCDC registers of the MSM7627 IC.
  - List of tunable parameters:
    - ◆ Data output format RGB565, RGB666, RGB888
    - ◆ DCLK frequency up to 48 MHz
    - ◆ HSYNC period (active and blanking) 1 to 4095 DCLK cycles
    - ◆ HSYNC pulse width (length of 'inactive' interval) 1 to 4095 DCLK cycles
    - ◆ VSYNC period (active and blanking) 1 to 4095 HSYNC cycles
    - ♦ VSYNC pulse width (length of 'inactive' interval) 1 to 4095 DCLK cycles
- Note: Refer to the MSM7627 Mobile Station Modem Software Interface Manual (80-VM151-2) for more details about LCDC registers and programmability, and to the MSM7627 Mobile Station Modem Device Specification (80-VM151-1) for more details about timing parameters and their allowed range.



# LCD Controller Tuning (2 of 2)

- List of tunable parameters (cont.):
  - Active horizontal and vertical display areas start and end points can each assume a value from 1 to 4095 DCLKs or 1 to 4095 HSYNCs, respectively.
  - Front and back horizontal and vertical porches Start and end points can each assume a value from 1 to 4095 DCLKs or 1 to 4095 HSYNCs, respectively.
  - Background color value
  - Skew between active VSYNC edge and first active HSYNC edge 0 to 4095 DCLKs
  - Polarity of VSYNC, HSYNC, and DEN
  - Launching edge of DCLK
- Note: Refer to the MSM7627 Mobile Station Modem Software Interface Manual (80-VM151-2) for more details about LCDC registers and programmability, and to the MSM7627 Mobile Station Modem Device Specification (80-VM151-1) for more details about timing parameters and their allowed range.



#### LCD Controller Design Considerations (1 of 2)

- Meeting all required timing specifications of a chosen panel
  - As already described, the MSM7627 device's RGB interface is very flexible and tunable to meet the needs of typical LCD panels.
  - While output delays (and thus exact setup/hold windows) will only be provided upon completion characterization, there are design targets to ensure compatibility with the majority, if not all, of the LCD panels available.
    - Setup/hold windows are designed to be no less than worst case DCLK\_CYC/2 2.5 ns. (Official specification numbers, once published, will supersede this target spec.)
- Power consumption
  - This consideration is only relevant if customers wish to keep the LCD "on" when the MSM goes into sleep mode.
  - In traditional cases for static screen updates, the external LCDC, with its integrated GRAM, automatically and continuously updates the LCD panel
  - When using the MSM7627 device's integrated LCD controller, the MSM device (and TCXO) must be turned on for every panel update, since it must read from the external RAM and send out the corresponding image to the LCD panel at every single refresh cycle
    - This prevents the MSM device from entering full sleep and low-power mode, which will
      increase the overall current consumption during sleep, thus reducing standby time.



# LCD Controller Design Considerations (2 of 2)

#### Example - static update of LCD panel



# **TV-out Connectivity**

- TV-out function is possible to be supported with MSM7627 devices
  - External transition chip connection required
  - Software support is not available currently
  - Refer to TV OUT SOLUTIONS FOR MSM7x25 AND MSM7x27 (80-VC720-15) for more details



# **LCD Controller Connections**

| Signal name     | EBI2 and GPIO signals                     | Voltage<br>rail | Description     |
|-----------------|-------------------------------------------|-----------------|-----------------|
| LCDC_RED[7:0]   | GPIO[100:98],EBI2_ADR[16:12]              | P9              | 8-bit red       |
| LCDC_GREEN[7:0] | EBI2_ADR[11:10],GPIO[130,121:119,112:111] | P8, P9          | 8-bit green     |
| LCDC_BLUE[7:0]  | GPIO[126:125,118:113]                     | P8, P9          | 8-bit blue      |
| LCDC_PCLK       |                                           | P8              | Clock           |
| LCDC_VSYNC      | GPIO[127]                                 | P9              | Vertical sync   |
| LCDC_HSYNC      | GPIO[128]                                 | P9              | Horizontal sync |
| LCDC_DEN        | GPIO[129]                                 | P9              | Data enable     |

 $\textbf{Note} : \mathsf{P8}$  and  $\mathsf{P9}$  must be tied together to 1.8 V or 2.6 V.

If an LCD panel other than RGB888 is used, LSB must be aligned between the MSM device and the camera, as shown in this table:

| LCD panel type | MSM signals     | LCD panel signals | Comments    |
|----------------|-----------------|-------------------|-------------|
| RGB888         | LCDC_RED[7:0]   | RED[7:0]          | 8-bit red   |
|                | LCDC_GREEN[7:0] | GREEN[7:0]        | 8-bit green |
|                | LCDC_BLUE[7:0]  | BLUE[7:0]         | 8-bit blue  |
| RGB666         | LCDC_RED[5:0]   | RED[5:0]          | 6-bit red   |
|                | LCDC_GREEN[5:0] | GREEN[5:0]        | 6-bit green |
|                | LCDC_BLUE[5:0]  | BLUE[5:0]         | 6-bit blue  |
| RGB565         | LCDC_RED[4:0]   | RED[4:0]          | 5-bit red   |
|                | LCDC_GREEN[5:0] | GREEN[5:0]        | 6-bit green |
|                | LCDC_BLUE[4:0]  | BLUE[4:0]         | 5-bit blue  |



April 2009

# MSM7627 Device Interfaces HKADC



# Housekeeping ADC

- The MSM7627 IC has an on-chip 12-bit analog-to-digital converter.
- This housekeeping ADC (HKADC) is used for digitizing signals which support handset-level housekeeping functions.
  - Battery voltage
  - Temperature
- HKADC features:
  - 12-bit successive approximation circuit
  - 10-bit accuracy
  - Nine inputs
    - Three inputs are available as general purpose inputs.
    - Five inputs are dedicated for touchscreen functions.
    - One reserved pin



# **HKADC** Connections

| Signal name                 | I/O    | Description                            | Comments            |  |  |  |
|-----------------------------|--------|----------------------------------------|---------------------|--|--|--|
| General housekeeping inputs |        |                                        |                     |  |  |  |
| HKAIN[0]                    | Al     | Three general purpose                  |                     |  |  |  |
| HKAIN[1]                    | Al     | inputs to the HKADC analog multiplexer |                     |  |  |  |
| HKAIN[2]                    | Al     | anding multiplexer                     |                     |  |  |  |
| Touch screen inputs         |        |                                        |                     |  |  |  |
| TS_LR                       | AI, AO | 5-wire LR; 4-wire Y-                   |                     |  |  |  |
| TS_LL                       | AI, AO | 5 wire LL; 4-wire X-                   |                     |  |  |  |
| TS_UR                       | AI, AO | 5-wire UR; 4-wire Y+                   |                     |  |  |  |
| TS_UL                       | AI, AO | 5-wire UL; 4-wire X+                   |                     |  |  |  |
| WIPER                       | Al     | 5-wire back panel input                | Not used for 4-wire |  |  |  |

Note: If the 4-wire touchscreen interface is used, a wiper pin can be used as HKADC general input pins.



# **HKADC** Connections



# MSM7627 Device Interfaces Touchscreen



#### Touchscreen Interface

- The MSM7627 IC supports both 4-wire and 5-wire resistive touchscreen panels.
  - All resistive touchscreens use the voltage divider principle to generate voltages that represent X and Y coordinates.
  - The 4-wire consists of two resistive layers. The controller supplies voltages to one layer and reads the voltages from the second layer to determine the X and Y values.
  - The 5-wire works very similarly to the 4-wire. It consists of one conductive and one resistive layer. The controller alternates voltages between two of the four corners on the resistive layer and reads voltages on the conductive layer via wiper to determine the X and Y values.
  - The TSADC is a 12-bit successive approximation device.
  - The conversion result is sent to the touchscreen sampling controller (TSSC) via single-wire serial bus interface (SSBI), and the TSSC generates the necessary interrupts.
  - Detailed information on how the touchscreen interface works is included in the Application Note: Touch Screen Operation for MSM7200 and MSM7500 (80-V9038-11).





#### **Touchscreen Features**

- One interface supports both 4-wire and 5-wire resistive touch panels.
- Pen-down detection
- Programmable debounce logic
- Programmable number of samples (1, 4, 8, or 16)
- Programmable precharge and panel voltage-stabilization duration
- Programmable resolutions (8-bit, 10-bit, or 12-bit)
- Programmable sampling periods (3, 24, 36, and 48 clock cycles of a 2.4 MHz clock)
- Ratiometric conversion
- Touch pressure Z1 and Z2 measurement
- X and Y coordinate measurement



#### Touchscreen Interface Diagram





April 2009

#### MSM7627 Touchscreen Operation Flow



#### Touchscreen ADC Contention Issue

- A contention issue arises when another ADC sampling request is trying to access the ADC controller while the touchscreen sampling is in process.
  - If another ADC sampling request comes in when the touchscreen sampling process is in process (e.g., HDET, VBATT, etc.), the touchscreen sample will be corrupted, and a TSSC\_ADC\_EOC timeout error occurs.
  - The touchscreen sample is corrupted, and ADC is no longer sampling the touchscreen. TSSC is unaware of this and keeps waiting until the timeout occurs. The touchscreen operation is frozen.
- A software workaround has been implemented.
  - During touchscreen sampling activity, the ADC will not accept any other sampling requests.
  - Please consult with Qualcomm for further details.



# HS-USB/USB-UICC/USIM/UART/SDIO/I<sup>2</sup>C/Keypad



#### MSM7627 USB Hardware Architecture

- Integrated HS USB LINK and PHY cores, interfaces to USB connector
  - Supports peripheral/host/OTG modes of operation
- Integrated FS USB core supports host-only mode of operation.
  - Used to interface with **USB-UICC**

April 2009





# **HS-USB Connectivity**

- The MSM7627 IC supports one internal high-speed OTG port.
- Supported speeds:
  - The MSM7627 HS-USB OTG core supports three speeds while acting as a host:
    - ◆ Low-speed (1.5 Mbps)
    - ♦ Full-speed (12 Mbps)
    - High-speed (480 Mbps)
- High-speed USB:
  - On-chip (internal) USB solution with built-in transceiver inside the MSM device.
  - . HS-USB is on-the-go (OTG) compliant, and hence can be configured either as host or peripheral.
  - Supports 16 endpoint pairs:
    - 1 reserved for control IN/OUT
    - ◆ 15 can be used for bulk IN/OUT, interrupt IN/OUT, and isochronous IN/OUT

Note: There is no software support for isochronous IN/OUT.



# **USB Pin Connections**

| Signal name        | I/O    | Voltage | Description                                        | Comments                                                     |
|--------------------|--------|---------|----------------------------------------------------|--------------------------------------------------------------|
| High-speed OTG USB |        |         |                                                    |                                                              |
| USBPHY_SYSCLK      | Al     | USBPHY  | Buffered system clock signal from TCXO             |                                                              |
| USBPHY_REXT        | Al     | USBPHY  | External resistor connection for current reference | Shorted to ground through a $6.04 \text{ k}\Omega$ resistor. |
| USBPHY_ID          | Al     | USBPHY  | USB ID signal                                      |                                                              |
| USBPHY_DN          | AI, AO | USBPHY  | USB D- signal                                      |                                                              |
| USBPHY_DP          | AI, AO | USBPHY  | USB D+ signal                                      |                                                              |
| USBPHY_VBUS        | AI, AO | USBPHY  | USB VBUS signal                                    |                                                              |
| Power and ground   |        |         |                                                    | •                                                            |
| VDD_USBPHY(3.3V)   |        |         | Power for 3.3 V power rail                         |                                                              |
| VDD_USBPHY(2.6V)   |        |         | Power for 2.6 V power rail                         |                                                              |
| VSS_USBPHY         |        |         | Ground                                             |                                                              |

April 2009

# **USB Block Diagram**



For more details, please refer to Application Note: USB Design Guidelines for Mobile Station  $Modem^{\tau M}$  ( $MSM^{\tau M}$ ) Devices (80-VF815-19)



# **USB-UICC**

- The MSM7627 device supports USB-UICC.
  - Enables the use of SIM cards with mass storage capability.



# USIM

- MSM7627 supports 1.8 V/2.85 V dual-voltage USIM:
  - USIM signals can be connected directly to MSM; a level translator between the MSM and USIM is not required.
  - Two USIM interfaces; both use a separate VDD P10 power rail.

| Signal name          | I/O | Voltage | Description  |
|----------------------|-----|---------|--------------|
| USIM1                |     |         |              |
| UIM1_PWR_EN/GPIO[49] | DO  | P10     | Power enable |
| UIM1_RESET/GPIO[48]  | DO  | P10     | Reset        |
| UIM1_CLK/GPIO[47]    | DO  | P10     | Clock        |
| UIM1_DATA/GPIO[50]   | В   | P10     | Data         |
| USIM2                |     |         |              |
| UIM2_PWR_EN/GPIO[86] | DO  | P10     | Power enable |
| UIM2_RESET/GPIO[85]  | DO  | P10     | Reset        |
| UIM2_CLK/GPIO[84]    | DO  | P10     | Clock        |
| UIM2_DATA/GPIO[87]   | В   | P10     | Data         |
| Power                | 20  | .6      |              |
| VDD_P10              |     | P10     | Power        |



# **USIM Block Diagram (Primary Configuration)**



SW can change the VREG\_UIM voltage dynamically to match the USIM voltage type. Avoid using GPIO[87:84], GPIO[49] if the device supports dual-voltage USIM.

#### **USIM Block Diagram (Alternative Configuration)**



If USB-UICC is implemented, external level shifters are required for USB\_UICC\_VP and USB\_UICC\_VM.



# UART Connectivity (1 of 2)

- The MSM7627 IC is capable of providing up to four UART ports.
- Each UART port communicates with serial data ports that conform to the RS-232 interface protocol.
- The UART port can be used for test and debug functions and can support additional interface functions, such as an external keypad or ringer.
- UART supported speeds:
  - UART1
    - UART1 is capable of supporting a maximum transfer speed of up to 230 kbps.
  - UART2 and UART3
    - These two ports have smaller FIFOs; therefore, the supported speeds are much slower.
    - Supports a maximum speed of up to 115 kbps
    - UART2 must be used for USIM.



# UART Connectivity (2 of 2)

#### High-speed UART:

- High-speed UART is achieved using UART1DM and UART2DM interfaces.
  - UART1DM is behind the UART1 interface.
  - ◆ UART2DM has its own set of GPIOs.
- Maximum speeds up to 4 Mbps

#### UART features:

- The UART has several features that are common to both transmit and receive modes.
- Hardware handshaking
- Programmable parameters
  - Data size
  - Stop bits
  - Parity
  - Bit rate
  - Selectable clock source
- All UART signals use GPIOs; this allows them to be configured for alternate functions.
- Emergency download supported in UART2 interface



# **UART Pin Connections Diagram**



# UART Pin Connections (1 of 2)

| Signal name               | I/O | Voltage | Description                 | Comments                        |
|---------------------------|-----|---------|-----------------------------|---------------------------------|
| UART1/UART1DM             |     |         |                             |                                 |
| UART1_RFR_N<br>GPIO[43]   | 0   | P3      | Ready for receiving         | Shares the same GPIO as UART1DM |
| UART1_CTS_N<br>GPIO[44]   | DI  | P3      | Clear to send               | Shares the same GPIO as UART1DM |
| UART1_RX<br>GPIO[45]      | DI  | P3      | Receive serial data input   | Shares the same GPIO as UART1DM |
| UART1_TX<br>GPIO[46]      | 0   | P3      | Transmit serial data output | Shares the same GPIO as UART1DM |
| UART2DM                   | •   |         | •                           |                                 |
| UART2DM_RFR_N<br>GPIO[19] | 0   | P3      | Ready for receiving         |                                 |
| UART2DM_CTS_N<br>GPIO[20] | DI  | P3      | Clear to send               | 7                               |
| UART2DM_RX<br>GPIO[21]    | DI  | P3      | Receive serial data input   |                                 |
| UART2DM_TX<br>GPIO[108]   | 0   | P3      | Transmit serial data output |                                 |



# UART Pin Connections (2 of 2)

| Signal name             | I/O | Voltage | Description                 | Comments             |  |  |
|-------------------------|-----|---------|-----------------------------|----------------------|--|--|
| UART2                   |     |         |                             |                      |  |  |
| UART2_RFR_N<br>GPIO[47] | 0   | P10     | Ready for receiving         | USIM must use UART2. |  |  |
| UART2_CTS_N<br>GPIO[49] | 1   | P10     | Clear to send               | USIM must use UART2. |  |  |
| UART2_RX<br>GPIO[48]    | 1   | P10     | Receive serial data input   | USIM must use UART2. |  |  |
| UART2_TX<br>GPIO[50]    | 0   | P10     | Transmit serial data output | USIM must use UART2. |  |  |
| UART3                   |     |         |                             |                      |  |  |
| UART3_RFR_N<br>GPIO[84] | 0   | P10     | Ready for receiving         |                      |  |  |
| UART3_CTS_N<br>GPIO[85] | 1   | P10     | Clear to send               |                      |  |  |
| UART3_RX<br>GPIO[86]    | 1   | P10     | Receive serial data input   |                      |  |  |
| UART3_TX<br>GPIO[87]    | 0   | P10     | Transmit serial data output |                      |  |  |



MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

### **UART Block Diagram**

- The UART core consists of separate transmit and receive channels
- The Tx and Rx data is processed with separate FIFOs.
  - Both Tx and Rx FIFOs are 512 bytes (UART1).
- Other support blocks include:
  - Clock source:
    - Each UART interface has its own clock source.
    - The UART clock is derived from the selected clock source
    - The clock source is selected by setting the MISC\_CLK\_SEL1 register.
  - Bit rate generator (BRG):
    - The desired bit rate for the receive and transmit channels is selected using the UART\_CSR register.
    - Each UART can be set independently.
    - Speeds range from 75 bps to 230 kbps and 1.152 Mbps.
  - Microprocessor interface
  - Interrupt control
- UART2 and UART3 interfaces have a 64-byte FIFO in the transmit and receive channels.
  - The speed of these two interfaces is much slower than IJART1





80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

135

#### IrDA Through UART Interface

- The MSM7627 IC contains an IrDA transceiver that interfaces between the UART and RX\_DATA/TX\_DATA pins.
- The IrDA feature is available for both UARTDM interfaces (UART1DM, UART2DM).
- The IrDA feature is fully supported in hardware, but it is NOT supported by Qualcomm software.

Refer to the *MSM7627 Mobile Station Modem User Guide* (80-VM151-3) for information regarding the IrDA interface.

- IrDA Tx converts the serial data into IrDA format.
  - Logic 1 = 0
  - Logic 0 = 1 (pulse width = 3/16 bit rate)

April 2009

IrDA Rx converts IrDA data into serial bits.





#### UART1DM/UART2DM (UART1/UART2 Data Mover)

- The MSM7627 IC needs to provide support for medium-rate IrDA (1.15 Mbps).
- The UART block is connected on the slow peripheral (microprocessor) bus and cannot provide such a high bandwidth.
- To support this data rate, the UART1DM and UART2DM block is implemented in the MSM7627 IC.
- The UART1DM and UART2DM are on the fast peripheral bus (AHB), and can support the high bandwidth required for medium-rate IrDA.
- UART1DM/UART2DM features:
  - Support for medium-rate IrDA (1.15 Mbps)
  - Support for high-speed UART feature (up to 4 Mbps)
  - Separate Tx/Rx FIFOs (implemented in one SRAM)
    - Tx/Rx FIFOs share the same 512 byte memory.
  - 32-bit wide AHB interface
  - Rate-controlled data mover (separate channel for Rx/Tx)



#### **UARTDM Architecture**



# **UARTDM Operation (1 of 2)**

#### **Traditional UART transfer**

- Initialize UART.
- UART sends an interrupt to CPU each time FIFO holds less than the preprogrammed number of characters. This interrupt signals the CPU that new data burst can be sent to UART Tx block.
- UART transmits character-by-character until the Tx FIFO is empty.

#### **UARTDM** transfer

- 1. Initialize the UART.
- 2. Initialize the DM.
- Enable the Tx-DM transfer mode.
- 4. UART sends a request to the DM when there is space available in Tx FIFO. The DM responds by sending the data burst via AHB bus to Tx FIFO. This continues until Tx FIFO is full.
- UART transmits character-by-character until the Tx FIFO is empty.



# **UARTDM Operation (2 of 2)**

- UARTDM is connected to the AHB bus and includes two rate-controlled data mover interfaces (one for Tx and one for Rx).
- All configuration registers are in the AHB clock domain.
- Rx path is independent of Tx path. Therefore, the UART block can receive data during an active Tx transfer.
- Commonality is the shared SRAM between Tx/Rx FIFOs.
  - Sharing occurs during the initialization phase.
  - Memory space is not necessarily shared equally.

# **UARTDM IrDA**

- To support an IrDA medium data rate of 1.15 Mbps, UART must run at a high clock frequency of 18.4 MHz.
- The UART1DM CSR register needs to be set to determine the bit rate for Tx and Rx.
- The UART1DM\_IRDA register enables the IrDA function. This register also controls the IrDA transceiver that optionally interfaces between the UART and the RX\_DATA and TX\_DATA pins.
- Refer to the MSM7627 Mobile Station Modem Software Interface Manual (80-VM151-2) for information regarding UART1DM and UART2DM registers and settings.



#### SD Interface

- MSM7627 IC supports MMC, SD, SDIO, and T-Flash.
  - Supports 1-bit, 4-bit, and 8-bit modes.
  - Four SDC ports are available on the MSM7627 IC.
- 2.5 V to 3.0 V operation



Supported standards

|           | 1-bit | 4-bit | 8-bit | Max. frequency of operation (MHz) | Notes |
|-----------|-------|-------|-------|-----------------------------------|-------|
| SDIO v2.0 | Yes   | Yes   | N/A   | 50                                | 2, 3  |
| SD v2.0   | Yes   | Yes   | N/A   | 50                                | 2, 3  |
| MIMC v4.2 | Yes   | Yes   | Yes   | 52                                | 2, 3  |

#### Notes:

- 1. Please check with the Qualcomm Software team for software driver availability
- 2. All speed classes mentioned under these specification are supported.
  3. Boot-up from embedded SD/embedded MMC is not supported in hardware
- 4. Refer to the Application Note: MultiMedia Card/Secure Digital Card (80-V7837-1) for more details.



FED LY

# **SDC1 Connections**



| Signal name              | I/O | Voltage | Description                   | Comments                                                                                    |  |
|--------------------------|-----|---------|-------------------------------|---------------------------------------------------------------------------------------------|--|
| SDC1                     |     |         |                               |                                                                                             |  |
| GPIO[51] (SDC1_DATA[3])  | В   | P3      | SDC1 data bit #3              | Primary SDC data bus                                                                        |  |
| GPIO[52] (SDC1_DATA[2])  | В   | P3      | SDC1 data bit #2              | 10 k – 100 k external PUs are required for SD                                               |  |
| GPIO[53] (SDC1_DATA[1])  | В   | P3      | SDC1 data bit #1              | cards on DATA and CMD signals.                                                              |  |
| GPIO[54] (SDC1_DATA[0])  | В   | P3      | SDC1 data bit #0              | 50 k – 100 k external PUs are required for MMC                                              |  |
| GPIO[55] (SDC1_CMD)      | В   | P3      | SDC1 command and response bit | cards on DATA and CMD signals.                                                              |  |
| GPIO[56] (SDC1_CLK)      | DO  | P3      | SDC1 clock                    | If MSM internal PUs are used, OEMs may need to keep only placeholders for the external PUs. |  |
| GPIO[49] (SCD1_CARD_DET) | DI  | P10     | SDC1 card detection           | Receptionly placeholders for the external Pos.                                              |  |

Reference: Application Note: MMC/SD (80-V7837-1), Section 3.9 FAQ. ONATCO NAV

80-VM151-25 Rev. A April 2009

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

143

# **SDC2 Connections**



| Signal name              | I/O | Voltage | Description                   | Comments                                                                                  |  |
|--------------------------|-----|---------|-------------------------------|-------------------------------------------------------------------------------------------|--|
| SDC2                     |     | I.      | П                             | •                                                                                         |  |
| GPIO[64]<br>SDC2_DATA[3] | В   | P3      | SDC2 data bit #3              | 10 k – 100 k external PUs are required for SD cards on DATA and CMD                       |  |
| GPIO[65]<br>SDC2_DATA[2] | В   | P3      | SDC2 data bit #2              | signals.  50 k – 100 k external PUs are required                                          |  |
| GPIO[66]<br>SDC2_DATA[1] | В   | P3      | SDC2 data bit #1              | for MMC cards on DATA and CMD signals.                                                    |  |
| GPIO[67]<br>SDC2_DATA[0] | В   | P3      | SDC2 data bit #0              | If MSM internal PUs are used, OEMs may need to keep only placeholders f the external PUs. |  |
| GPIO[63]<br>SDC2_CMD     | В   | P3      | SDC2 command and response bit | Reference: Application Note: MMC/SD (80-V7837-1), Section 3.9 FAQ.                        |  |
| GPIO[62]                 | DO  | P3      | SDC2 clock                    |                                                                                           |  |



### **SDC3 Connections**



| Signal name              | I/O | Voltage | Description                   | Comments                                                                                    |
|--------------------------|-----|---------|-------------------------------|---------------------------------------------------------------------------------------------|
| SDC3                     | .,  |         |                               |                                                                                             |
| GPIO[90]<br>SDC3_DATA[3] | В   | P3      | SDC3 data bit #3              | Can be combined with SDC4 to enable an 8-bit SD interface.                                  |
| GPIO[91]<br>SDC3_DATA[2] | В   | P3      | SDC3 data bit #2              | 10 k – 100 k external PUs are required for SD cards on DATA and CMD signals.                |
| GPIO[92]<br>SDC3_DATA[1] | В   | P3      | SDC3 data bit #1              | 50 k – 100 k external PUs are required for MMC cards on DATA and CMD signals.               |
| GPIO[93]<br>SDC3_DATA[0] | В   | P3      | SDC3 data bit #0              | If MSM internal PUs are used, OEMs may need to keep only placeholders for the external PUs. |
| GPIO[89]<br>SDC3_CMD     | В   | P3      | SDC3 command and response bit | Reference: Application Note: MMC/SD (80-<br>V7837-1), Section 3.9 FAQ.                      |
| GPIO[88]<br>SDC3_CLK     | DO  | P3      | SDC3 clock                    | V1001-1), Geoliuli 3.9 FAQ.                                                                 |



80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

3/527878/2

145

### **SDC4 Connections**



| Signal name               | I/O | Voltage | Description                   | Comments                                                                                                                |
|---------------------------|-----|---------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| SDC4                      | •   | •       |                               |                                                                                                                         |
| GPIO[19]<br>SDC4_DATA[3]  | В   | P3      | SDC4 data bit #3              | Can be combined with SDC3 to enable an 8-bit SD interface.                                                              |
| GPIO[20]<br>SDC4_DATA[2]  | В   | P3      | SDC4 data bit #2              | 10 k – 100 k external PUs are required for SD cards on DATA and CMD signals.                                            |
| GPIO[21]<br>SDC4_DATA[1]  | В   | P3      | SDC4 data bit #1              | 50 k – 100 k external PUs are                                                                                           |
| GPIO[108]<br>SDC4_DATA[0] | В   | P3      | SDC4 data bit #0              | required for MMC cards on DATA and CMD signals.                                                                         |
| GPIO[107]<br>SDC4_CMD     | В   | P3      | SDC4 command and response bit | <ul> <li>If MSM internal PUs are used, OEMs<br/>may need to keep only placeholders<br/>for the external PUs.</li> </ul> |
| GPIO[109]<br>SDC4_CLK     | 0   | P3      | SDC4 clock                    | Reference: Application Note:<br>MMC/SD (80-V7837-1), Section 3.9<br>FAQ.                                                |



80-VM151-25 Rev. A April 2009 Qualcomm Co

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

146

### SDC3 8-bit Interface

| Signal name               | I/O | Voltage | Description                   |
|---------------------------|-----|---------|-------------------------------|
| SDC3 (8-bit)              |     |         |                               |
| GPIO[19]<br>SDC3_DATA[7]  | В   | P3      | SDC3 data bit #7              |
| GPIO[20]<br>SDC3_DATA[6]  | В   | P3      | SDC3 data bit #6              |
| GPIO[21]<br>SDC3_DATA[5]  | В   | P3      | SDC3 data bit #5              |
| GPIO[108]<br>SDC3_DATA[4] | В   | P3      | SDC3 data bit #4              |
| GPIO[90]<br>SDC3_DATA[3]  | В   | P3      | SDC3 data bit #3              |
| GPIO[91]<br>SDC3_DATA[2]  | В   | P3      | SDC3 data bit #2              |
| GPIO[92]<br>SDC3_DATA[1]  | В   | P3      | SDC3 data bit #1              |
| GPIO[93]<br>SDC3_DATA[0]  | В   | P3      | SDC3 data bit #0              |
| GPIO[89]<br>SDC3_CMD      | В   | P3      | SDC3 command and response bit |
| GPIO[88]<br>SDC3_CLK      | DO  | P3      | SDC3 clock                    |





# I<sup>2</sup>C and AUX\_I2C Interface





80-VM151-25 Rev. A

April 2009

Qualcomm Confidential and Proprietary

### Keypad Interface



- Any keypad button press is detected by OR-ing all column signals together using a set of KEYPAD pins.
  - Before a keypad button is pressed, all rows are driven low. (A)
  - When a keypad button is pressed, its corresponding column is pulled low (since all rows are low).
  - The KEYSENSE\_INT signal is asserted whenever any keypad button, from any column, is pressed.
- When the interrupt signal is received, the MSM device begins scanning the keypad.
  - During a scan, each row is sequentially driven low, one at a time.
  - As each row is driven low, the columns are sensed. (C)
  - The precise keypad button being pressed is revealed when that button's column reads low while that button's row is driven low.



MSM7627 Device Interfaces Bluetooth (BTS4025™ Device)



April 2009

#### Bluetooth - BTS4025 Device





### BTS4025 and WLAN Interface





80-VM151-25 Rev. A

April 2009

Qualcomm Confidential and Proprietary

152

1 3/5 78/16/2 6

#### Bluetooth - BTS4025 Features

- 0.13 μm CMOS system-on-chip (SoC) with integrated baseband and 2.4 GHz radio for Bluetooth V2.1 wireless technology applications with EDR up to 3 Mbps
- Interface using UART1DM (data) and PCM (audio)
- Supports 802.11 (WiFi) coexistence
- Two clock sources required:
  - 32 MHz master reference clock provides timing source for all nonsleep operational functions
  - 32.768 kHz sleep clock provides timing during sleep mode to minimize DC power consumption
- No RF tuning required in production
- Integrated front-end regulator (LDO) for direct battery connection



# MSM7627 Device Interfaces Audio

### Audio (1 of 2)

#### ■ The MSM7627 IC audio frontend includes the following:

- Stereo wideband codec
- PCM interface
- Additional DSP audio processing

#### Stereo wideband codec

- MSM7627 IC supports stereo wideband sampling in both Tx and Rx paths.
- Stereo music/ringer melody applications through line-in inputs
- Supports 8 kHz voice-band applications on forward link
- Software-selectable sampling rate up to 48 kHz in receive path\*\*

#### PCM interface

- The PCM interface allows for an external codec to be used instead of the internal codec.
- Supports I2S modes that allow an external stereo DAC to be used.
- \*\* Refer to the software release plan for details about sample rate support



### Audio (2 of 2)

#### Additional DSP audio processing

- Additional gains
- Filtering voice call enhancements

#### Audio Front End - Tx Features

#### Tx (ADC) features:

- Stereo wideband sampling (stereo ADC), two differential MIC inputs, one differential AUX input, stereo differential line-inputs
- MICAMP1 software-adjustable 0 dB or +24 dB gain
- MICAMP2 (internal) software-adjustable -6 dB to +25.5 dB, in steps of 1.5 dB
- CodecTxGain, TxVolume software-adjustable from -84 dB to +12 dB, in steps of 1 dB
- CodecStGain adds a portion of Tx audio into Rx path with software-selectable gain from -96 dB to +12 dB, in steps of 1 dB (includes a 12 dB offset).
- TxSlope provides pre-emphasis for high-frequency audio.
- TxPcmFilter flexible 13-tap software-adjustable filter
- TxHPF 30 dB attenuation below 120 Hz



#### Audio Front End - Rx Features

#### Rx (DAC) features:

- Integrated stereo DAC, one mono differential earphone output, legacy or OCL stereo headset output (stereo single-ended or mono differential), singleended mono AUX output, and dedicated stereo line-output
- 13-bit/16-bit DAC with a typical 88 dB dynamic range
- Rx sampling rates: 8, 16, 22.05, 24, 32, 44.1, and 48 kHz (The rate support varies between voice and playback; check the software release plan.)
- Supports summing an external device's stereo (left, right) single-ended analog signal into earphone outputs.
- CodecRxGain, RxVolume software-adjustable from -84 dB to +12 dB in steps of 1 dB
- RxPcmFilter similar to TxPcmFilter
- RxHPF similar to TxHPF



#### Stereo Wideband Codec and Audio DSP



**Note**: Internal loopbacks exist to drive speakers for the external input device or for signal-level verification: AUX-PGA, CodecStGain, PCM, and audio loopbacks.



#### Additional Audio DSP Blocks (1 of 2)

#### Enhanced echo canceller (EC)

Application Note: Enhanced Echo Canceller and Noise Suppression Tuning (CL93-V1638-2)

- Cancels acoustic feedback between a loudspeaker and a microphone
- Problems that are usually related to echo canceller: no double-talk or reduced double-talk, unexplained Tx muting, and volume variations
- Supports full-duplex speakerphone mode

#### Noise suppressor (NS)

Application Note: Noise Suppressor for DMSS Software (80-V2312-1)

- Intended to remove continuous sounds that have no value in transmitting to the far-end user – automobile noise (engine noise, tire noise) and continuous tones (whistles, horns)
- On Tx link only
- Typically turned on for most phone modes. Does not require special tuning.
- Possible problems: may not let tones or other test audio be transmitted, may cause unexpected volume variations if the test lab has a changing acoustic environment; should be one of the first things to disable if unexplained volume issues occur with audio

#### Additional Audio DSP Blocks (2 of 2)

#### ■ PureVoice Audio AGC™

#### Application Note: Audio AGC for DMSS Software (CL93-V2586-1)

- Intended to make sound volume more uniform on Tx and Rx sides (independently controlled Tx and Rx) and remove unnecessary low-level noise
- By using static gain feature, can give greater control of gains
- Possible problems fixed by audio AGC: large variations in sound levels and inability to hear soft sounds
- This issue is discussed in greater detail later in this presentation.

#### Audio front-end features - comfort noise

- Intended for use when muting the audio on the TX path
- On Tx path only
- When muting the microphone, a white noise of equivalent level to the measured background noise will play, instead of just pure silence.



#### **Audio Connections**

#### MSM7627 audio connections fall

into seven categories:

- Microphone inputs
- Auxiliary inputs
- Line inputs
- Earphone outputs
- Stereo headphone outputs
- Auxiliary outputs
- Line outputs





April 2009

# Audio Pin Connections (1 of 2)

| Signal name       | I/O    | Voltage | Description                                   | Comments                 |  |
|-------------------|--------|---------|-----------------------------------------------|--------------------------|--|
| Microphone inputs |        |         |                                               |                          |  |
| MIC1P             | Al     | Analog  | Microphone #1 differential positive (+) input |                          |  |
| MIC1N             | Al     | Analog  | Microphone #1 differential negative (-) input |                          |  |
| MIC2P             | Al     | Analog  | Microphone #2 differential positive (+) input |                          |  |
| MIC2N             | Al     | Analog  | Microphone #2 differential negative (-) input | ©                        |  |
| MICBIAS           | AI, AO | Analog  | Microphone bias supply                        | No decoupling cap        |  |
| Auxiliary input   |        |         |                                               |                          |  |
| AUXIP             | Al     | Analog  | Auxiliary differential positive (+) input     |                          |  |
| AUXIN             | Al     | Analog  | Auxiliary differential negative (-) input     |                          |  |
| Line inputs       | •      | •       |                                               |                          |  |
| LINE_R_I_P        | Al     | Analog  | Right channel stereo function with            | Options:                 |  |
| LINE_R_I_N        | Al     | Analog  | three options                                 | 1) Line in 2) Microphone |  |
| LINE_L_I_P        | Al     | Analog  | Left channel stereo function with             | Summing function to Rx   |  |
| LINE_L_I_N        | Al     | Analog  | three options                                 |                          |  |

| QUALCOMM' CDMA Technologies |                                  | THE SHALL SELL THE                                                                                      | 1   |
|-----------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------|-----|
|                             | 80-VM151-25 Rev. A<br>April 2009 | Qualcomm Confidential and Proprietary  MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION | 163 |

# Audio Pin Connections (2 of 2)

| Signal name             | I/O  | Voltage | Description                                                          | Comments           |
|-------------------------|------|---------|----------------------------------------------------------------------|--------------------|
| Earphone outputs        |      |         |                                                                      |                    |
| EAR10P                  | AO   | Analog  | Earphone differential positive (+) output                            |                    |
| EAR1ON                  | AO   | Analog  | Earphone differential negative (-) output                            |                    |
| Stereo headphone out    | puts | •       |                                                                      |                    |
| HPH_R                   | AO   | Analog  | Stereo headphone right output or negative (-) headphone out          |                    |
| HPH_L                   | AO   | Analog  | Stereo headphone left output or positive (+) headphone out           |                    |
| HPH_VREF                | Al   | Analog  | Headphone common mode voltage                                        | Capless mode       |
| Auxiliary output        |      |         |                                                                      |                    |
| AUX_OUT                 | AO   | Analog  | Auxiliary output to car kit, PMIC, or external speaker               | Single-ended       |
| Line outputs            |      | •       |                                                                      |                    |
| LINE_OP                 | AO   | Analog  | Positive (+) line (LINE_OUT_L) output or stereo left channel output  |                    |
| LINE_ON                 | AO   | Analog  | Negative (-) line (LINE_OUT_R) output or stereo right channel output |                    |
| Other audio-related pir | 1    | •       | <u> </u>                                                             |                    |
| CCOMP                   | Al   | Analog  | External decoupling cap for codec                                    | 0.1 µF recommended |
| OOOWII                  |      | 1       | voltage reference                                                    |                    |

### **Audio Summary**

| Item                         | MSM7627 IC                                     |
|------------------------------|------------------------------------------------|
| Tx differential inputs       | Five pairs                                     |
| Tx codec ADC path            | Mono/stereo                                    |
| Rx codec DAC path            | Mono/stereo                                    |
| Rx max sampling rate         | 48 kHz                                         |
| Tx ADC max resolution        | 16 bit                                         |
| Tx MIC_AMP1 gain             | Internal gain: 0 dB or +24 dB                  |
| Tx MIC_AMP2 gain             | Internal gain: +25.5 to -6 dB, in 1.5 dB steps |
| AUX PGA path gain settings   | +11.5 to -24.5 dB, in 3 dB steps               |
| HPH driver                   | Cap-coupled and capless modes                  |
| Headset switch detect (HSSD) | In standby and sleep modes via an interrupt    |
| Line out and AUX_OUT         | Line out and AUX_OUT                           |



### PCM Interface (1 of 2)

#### Two PCM interface modes are supported:

- Auxiliary PCM running at 128 kHz (default)
- Primary PCM running at 2.048 MHz
- API to call is snd\_set\_device
- Pins used for AUX\_PCM can be used to interface with an external stereo DAC (SDAC – details on the next page).
- Refer to the Application Note: External PCM Interface (80-V7143-1) for more PCM interface details and implementation.

#### Auxiliary PCM

- · Communicates with an external codec
- 8-bit μ-law and 8-bit A-law codecs are supported
- Uses standard long-sync timing and a 128 kHz clock

### PCM Interface (2 of 2)

#### Primary PCM

- Supports 16-bit linear, 8-bit μ-law, and 8-bit A-law codecs
- 2.048 MHz PCM data and short sync timing
- Can be configured and controlled two ways:
  - Direct register access (CODEC\_CTL register)
  - aDSP codec configuration commands (the preferred method)



#### Interfacing With External Stereo DAC

- The MSM7627 pins used for AUX\_PCM can also be used to interface with external stereo DAC (SDAC) to play stereo sound or music (MP3 or MIDI, for example).
  - I<sup>2</sup>S used to transfer audio data for this interface. Currently, this can only be used as output mode to SDAC.
- The following pins are used:
  - SDAC\_DOUT: Serial PCM data stream for both channels are output from the MSM device through this pin.
  - SDAC\_L\_R\_N: This signal specifies the present data stream's intended stereo channel.
    - ◆ Left channel = 1
    - Right channel = 0
  - SDAC\_CLK: Bit clock generated by the MSM7627 IC
  - SDAC\_MCLK: An optional clock output from the MSM device to the external stereo DAC

### External Analog Interface (1 of 7)

#### Handset



#### AUX interface (car kit)





### External Analog Interface (2 of 7)

- Headset
  - Mono single-ended

Stereo single-ended







### External Analog Interface (3 of 7)

Mono differential

Stereo single-end capless







### External Analog Interface (4 of 7)

Headset switch detect (HSSD)

80-VM151-25 Rev. A

April 2009

HSSD using capless driver

172



Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

### External Analog Interface (5 of 7)

Line input to output audio



**Note**: The analog audio signal can be routed to any output amplifiers (EAR10, EAR20, HPH, AUXO); not limited to just HPH.



### External Analog Interface (6 of 7)

Interface to external speaker amplifier (PM7540 IC)



### External Analog Interface (7 of 7)

#### Interface to external speaker amplifier (PM7540 IC)

- PM7540 input: Stereo single-ended/differential or mono differential
  - Stereo single-ended inputs can be summed together and output in mono.
- PM7540 output: Stereo differential delivering 500 mW to each 8 Ω speaker
  - Can also be configured as mono or dual mono sound.
- Interface recommendations
  - Set the MSM device digital gains and PMIC speaker analog gain appropriately to ensure the speaker amps do not saturate.
  - Set the analog high-pass filter corner according to the resonant frequency of the fair-field speaker transducer
  - Corner can be changed by either changing capacitor or by using the PM7540 IC's new variable input impedance feature.
  - For more information, see the PM7540 Power Management IC User Guide (80-VD691-3).



# MSM7627 Device Interfaces JTAG and ETM

#### MSM7627 Debug and Test

- MSM7627 IC provides two debugging methods:
  - JTAG
  - ETM
- Joint Test Action Group (JTAG)
  - Aids in board-level testing and debugging
  - The JTAG interface allow test instructions and data to be shifted into the MSM device, and the test results to be read out in a serial format.
- Embedded Trace Macrocell (ETM)
  - Enables tracing while running ARM® processors at high speed



#### JTAG Debug and Test

- The MSM7627 IC provides two separate JTAG ports (primary and auxiliary ports):
  - The primary JTAG port is a dedicated port.
  - The auxiliary JTAG port is available through configurable GPIO pins.
- These JTAG pins communicate with the ARM9 and ARM11 cores, depending upon the mode setting.
  - The JTAG mode is selected by setting the MODE[3:0] pins.
- MSM7627 JTAG features:
  - Provides JTAG access to both ARM9 and ARM11 microprocessors.
    - Using daisy-chained ARM9 + ARM11 mode on the primary JTAG port
    - Using two separate JTAG ports with ARM9 on the primary and ARM11 on the auxiliary JTAG port
- WDOG\_EN can expire during JTAG operation.
  - Disable by grounding pin or through software.
- Refer to the Application Note: JTAG Setup Procedure on MSM7500/MSM7200 (80-V9038-13) for more information about how to use the JTAG interface with the MSM7627 device.

## JTAG Connectivity Modes

| Mode pins [3:0] | Phone mode and JTAG selection                                                                                     |
|-----------------|-------------------------------------------------------------------------------------------------------------------|
| 0000            | Native, ARM9 on primary JTAG, ARM11 on AUX JTAG                                                                   |
| 0001            | <b>TLMM_INT_JTAG_CTL</b> register specifies the internal version of the MODE pin value for the Primary JTAG port. |
|                 | TLMM_INT_JTAG_CTL settings:                                                                                       |
|                 | 0000: ARM9 only                                                                                                   |
|                 | 0001: ARM9 + ARM11 daisy-chained*                                                                                 |

The four mode pins are V10, AD8, AB8, and AB9 (MSB to LSB).

- \* ARM9 must enable ARM11 through software to enable daisy-chain mode.
- \*\* A separate TAP controller is required for the MSM in boundary-scan mode.

Note: The modes listed above have not been fully tested.



### JTAG Pin Connections

| Signal name                      | I/O            | Voltage              | Description                 | Comments                         |
|----------------------------------|----------------|----------------------|-----------------------------|----------------------------------|
| Primary interface – dedicated pi | ins            |                      |                             | •                                |
| TRST_N                           | DI             | P3                   | JTAG reset                  |                                  |
| TCK                              | DI             | P3                   | JTAG clock input            |                                  |
| TMS                              | DI             | P3                   | JTAG mode select            |                                  |
| TDI                              | DI             | P3                   | JTAG data input             |                                  |
| TDO                              | Z              | P3                   | JTAG data output            |                                  |
| RTCK                             | DO             | P3                   | JTAG return clock           |                                  |
| Secondary interface – configura  | ble GPIO p     | oins                 |                             |                                  |
| AUX_TRST_N                       | DI             | P2                   | Auxiliary JTAG reset        | EBI2_CS2_N                       |
| AUX_TCK                          | DI             | P2                   | Auxiliary JTAG clock input  | EBI2_CS3_N                       |
| AUX_TMS                          | DI             | P2                   | Auxiliary JTAG mode sel     | EBI2_ADR[17]                     |
| AUX_TDI                          | DI             | P2                   | Auxiliary JTAG data input   | EBI2_ADR[18]                     |
| AUX_TDO                          | Z              | P2                   | Auxiliary JTAG data output  | EBI2_ADV_N                       |
| AUX_RTCK                         | DO             | P2                   | Auxiliary JTAG return clock | GPIO[101]                        |
| Mode control pins                | •              |                      | •                           | •                                |
| MODE3<br>MODE2<br>MODE1<br>MODE0 | DI<br>DI<br>DI | P3<br>P3<br>P3<br>P3 |                             | Determines the IC operating mode |

Note: when internal LCDC used, AUX\_JTAG pins are lost.

#### **Example JTAG Connection**



#### MSM7627 ETM Features

- The MSM7627 is a dual-processor MSM device:
  - ARM9
  - ARM11
- Separate ETM block for each processor:
  - ETM9
  - ETM11
- The ETM consists of two parts:
  - Trace port This port broadcasts trace information (instruction or data trace).
  - Triggering facilities These control the ETM to filter and control trace operations.
- ETM architecture is different for the ARM9 compared to the ARM11:
  - ETM is designed to be connected directly to the ARM core that it is tracing.



### ETM9 Architecture

#### ETM9 architecture has a trace port that includes four signals:

- PIPESTAT (2:0): Pipeline status pins
- TRACEPKT: Trace packet port (4/8/16 pins)
- TRACESYNC: Trace packet synchronization pin
- TRACECLK: Clock signal





80-VM151-25 Rev. A April 2009 Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

183

#### ETM11 Architecture

#### ■ The major differences between ETM11 and ETM9 are:

- ETM11 removes the PIPESTAT signals.
- ETM11 trace-port protocol enables the trace port and the core to run at different speeds.
- Trace data is collected on both clock edges.



160



April 2009

#### ETM9 Modes

- MSM7627 IC supports several different ETM9 configurations and modes.
- The configuration options supported by MSM7627 ETM9 include:
  - 16-bit normal mode: ETM pins are toggled at ARM9's maximum clock rate.
    - 21 pins are needed.
    - 1 trace port analyzer is needed.
  - 8-bit deMUXed mode: This mode is used when at-speed core operation is required and 16-bit mode is not available due to I/O speed limitations.
    - 25 pins are needed.
    - ARM9/ETM9 speed: 192 MHz
    - Pin speed: 192/2 MHz
    - Two trace port analyzers are needed.
  - Both ETM9 modes listed above are still being verified for the maximum supported clock rate.



#### 8-bit DeMUXed ETM9 Mode

- This mode is used only when at-speed core operation is required and 16-bit mode is unavailable due to I/O speed limitations.
- Number of pins is doubled, so 8-bit trace is used instead of 16-bit trace.
- 25 pins are required.
- Requires two trace port analyzers.



JUALCO / V/V

April 2009

### **ETM Pin Connections**

| Signal name                                      | I/O | Voltage | Description                                                     | Comments                                                  |
|--------------------------------------------------|-----|---------|-----------------------------------------------------------------|-----------------------------------------------------------|
| ETM_TRDATA[15:0]                                 | 0   | P3      | 16-bit ETM trace data; DATA[15] is the MSB, DATA[0] is the LSB. | 133 MHz clock rate; 10 pF max load capacitor              |
| ETM_TRACECLK<br>GPIO[30]                         | 0   | P3      | ETM trace clock                                                 | 133 MHz clock rate; 10 pF max load capacitor              |
| ETM9_TRACESYNC<br>GPI0[31]                       | 0   | P3      | Trace sync in ETM9                                              |                                                           |
| ETM9_PIPESTAT0<br>ETM11_TRACEDATA0<br>GPIO[29]   | 0   | P3      | ETM9 pipestat0 or<br>ETM11 trace data0                          |                                                           |
| ETM9_PIPESTAT1<br>ETM11_TRACECTL<br>GPIO[27]     | 0   | P3      | ETM9 pipestat1 or<br>ETM11 trace control                        |                                                           |
| ETM9_PIPESTAT2<br>GPIO[26]                       | 0   | P3      | ETM9 only – pipestat2                                           |                                                           |
| ETM9_PIPESTATB0<br>GPIO[16]                      | 0   | P3      |                                                                 | Reserved for deMUX mode;<br>133 MHz clock rate; 10 pF max |
| ETM9_PIPESTATB1<br>GPIO[17]                      | 0   | P3      |                                                                 | load capacitor                                            |
| ETM9_PIPESTATB2<br>GPIO[18]                      | 0   | P3      |                                                                 |                                                           |
| ETM9_TRACESYNCB<br>DP_ETM_TRACECLK_B<br>GPIO[82] | 0   | P3      | ETM9 trace sync or<br>Dual port ETM trace clock                 |                                                           |
| ETM_GPIO_CS_N<br>GPIO[24]                        | I   | P3      |                                                                 |                                                           |
| ETM_KEYSENSE_IRQ<br>GPIO[21]                     | I   | P3      | ,6                                                              |                                                           |
| ETM_GPIO_IRQ<br>GPIO[28]                         | 0   | P3      | 0: 1%                                                           |                                                           |

#### **O**LIALCOVVVI

80-VM151-25 Rev. A April 2009

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

187

### **ETM GPIO Emulation**

- During ETM mode, the MSM7627 GPIO [16:42] and GPIO [82] are used for ETM signals.
- When these GPIO pins are used in ETM mode, the alternate functionality is lost.
- The displaced functionality behind the ETM pins that functionally used the GPIO is replicated off-chip by FPGAs.
- These GPIOs are emulated using the EBI2 memory-mapped interface.

### ETM GPIO Emulation: Example





# MSM7627 Heat Dissipation Modeling

### Heat Dissipation Modeling (1 of 2)

- Modeling for temperature rising on UE surface
  - Key parameters
    - Total power dissipation
    - Surface area
- Step 1: Calculate surface area



#### Assumption

- Mono-block form factor
- At room temperature (25°C)
- Total power-dissipation range (1.5 W to 4.5 W)



## Heat Dissipation Modeling (2 of 2)

#### Step 2: Calculate surface power densityc

PD<sub>surface</sub>= P<sub>average</sub> /A<sub>surface</sub>

April 2009

#### Step 3: Determine surface temperature from T\_rise model



MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION

### **Reference Documents**



### Reference Documents (1 of 2)

#### MSM7627 Baseband Documents: 80-VM151-1 MSM7627 MOBILE STATION MODEM DEVICE **SPECIFICATION** 80-VM151-2 MSM7627 MOBILE STATION MODEM SOFTWARE **INTERFACE** 80-VM151-3 MSM7627 MOBILE STATION MODEM USER GUIDE MSM7627 MOBILE STATION MODEM DEVICE REVISION 80-VM151-4 **GUIDE** 80-VM151-6 MSM7625 TO MSM7627 MIGRATION GUIDE 80-VM151-41 MSM7627 BASEBAND REFERENCE SCHEMATIC 80-VM151-1A MSM7227/MSM7627 PIN ASSIGNMENT SPREADSHEET



# Reference Documents (2 of 2)

| Application | Notes and | Guidelines: |
|-------------|-----------|-------------|
|-------------|-----------|-------------|

| 80-V9038-15 | MSM7XXX QFUSES AND SECURITY                     |
|-------------|-------------------------------------------------|
| 80-VN499-7  | CONFIGURATION OF INPUT PINS DURING DEVICE SLEEP |
| 80-V9038-54 | DDR SDRAM DESIGN CONSIDERATIONS FOR MOBILE      |
|             | STATION MODEM(MSM) DEVICES                      |
| 80-V5557-1  | CAMERA INTERFACE ON MSM DEVICES                 |
| 80-V9038-11 | TOUCH SCREEN OPERATION FOR MSM7200 AND MSM7500  |
| 80-VF815-19 | USB DESIGN GUIDELINES FOR MOBILE STATION MODEM  |
|             | (MSM ) DEVICES                                  |
| 80-V7837-1  | MULTIMEDIACARD SECURE DIGITAL CARD              |
| 80-VM151-11 | USB AUDIO ELECTRICAL SPECIFICATION & SOFTWARE   |
|             | INTERFACE FOR QSD8X50/MSM7X25/MSM6246/MSM6290   |
| 80-VE797-11 | FLUENCE ELECTRO-ACOUSTICAL DESIGN GUIDELINES    |

